Disturb-free static random access memory cell

A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line,...

Full description

Saved in:
Bibliographic Details
Main Authors Chuang, Ching-Te, Yang, Hao-I, Lin, Jihi-Yu, Yang, Shyh-Chyi, Tu, Ming-Hsien, Hwang, Wei, Jou, Shyh-Jye, Lee, Kun-Ti, Li, Hung-Yu
Format Patent
LanguageEnglish
Published 04.09.2012
Online AccessGet full text

Cover

Loading…
Abstract A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line, and a second bit transferring terminal; a second switching circuit having a third bit transferring terminal coupled to the second access terminal, a second control terminal coupled to a second write word line, and a fourth bit transferring terminal coupled to the second bit transferring terminal; a third switching circuit having a fifth bit transferring terminal coupled to the fourth bit transferring terminal, a third control terminal coupled to a word line, and a sixth bit transferring terminal coupled to a bit line; and a sensing amplifier coupled to the bit line, for determining a bit value appearing at the bit line.
AbstractList A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line, and a second bit transferring terminal; a second switching circuit having a third bit transferring terminal coupled to the second access terminal, a second control terminal coupled to a second write word line, and a fourth bit transferring terminal coupled to the second bit transferring terminal; a third switching circuit having a fifth bit transferring terminal coupled to the fourth bit transferring terminal, a third control terminal coupled to a word line, and a sixth bit transferring terminal coupled to a bit line; and a sensing amplifier coupled to the bit line, for determining a bit value appearing at the bit line.
Author Li, Hung-Yu
Lin, Jihi-Yu
Chuang, Ching-Te
Yang, Hao-I
Lee, Kun-Ti
Hwang, Wei
Yang, Shyh-Chyi
Tu, Ming-Hsien
Jou, Shyh-Jye
Author_xml – sequence: 1
  givenname: Ching-Te
  surname: Chuang
  fullname: Chuang, Ching-Te
– sequence: 2
  givenname: Hao-I
  surname: Yang
  fullname: Yang, Hao-I
– sequence: 3
  givenname: Jihi-Yu
  surname: Lin
  fullname: Lin, Jihi-Yu
– sequence: 4
  givenname: Shyh-Chyi
  surname: Yang
  fullname: Yang, Shyh-Chyi
– sequence: 5
  givenname: Ming-Hsien
  surname: Tu
  fullname: Tu, Ming-Hsien
– sequence: 6
  givenname: Wei
  surname: Hwang
  fullname: Hwang, Wei
– sequence: 7
  givenname: Shyh-Jye
  surname: Jou
  fullname: Jou, Shyh-Jye
– sequence: 8
  givenname: Kun-Ti
  surname: Lee
  fullname: Lee, Kun-Ti
– sequence: 9
  givenname: Hung-Yu
  surname: Li
  fullname: Li, Hung-Yu
BookMark eNrjYmDJy89L5WTQdcksLiktStJNK0pNVSguSSzJTFYoSsxLyc9VSExOTi0uVshNzc0vqlRITs3J4WFgTUvMKU7lhdLcDApuriHOHrqlxQWJJal5JcXx6UDNQMrAwsjU0tTQwJgIJQCHiSy8
ContentType Patent
CorporateAuthor Faraday Technology Corp
National Chiao Tung University
CorporateAuthor_xml – name: Faraday Technology Corp
– name: National Chiao Tung University
DBID EFH
DatabaseName USPTO Issued Patents
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EFH
  name: USPTO Issued Patents
  url: http://www.uspto.gov/patft/index.html
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
ExternalDocumentID 08259510
GroupedDBID EFH
ID FETCH-uspatents_grants_082595103
IEDL.DBID EFH
IngestDate Sun Mar 05 22:43:14 EST 2023
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-uspatents_grants_082595103
OpenAccessLink https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8259510
ParticipantIDs uspatents_grants_08259510
PatentNumber 8259510
PublicationCentury 2000
PublicationDate 20120904
PublicationDateYYYYMMDD 2012-09-04
PublicationDate_xml – month: 09
  year: 2012
  text: 20120904
  day: 04
PublicationDecade 2010
PublicationYear 2012
References Wang (7835175) 20101100
Ishikura et al. (7839697) 20101100
Houston (8164945) 20120400
Hsueh et al. (7782656) 20100800
References_xml – year: 20101100
  ident: 7839697
  contributor:
    fullname: Ishikura et al.
– year: 20101100
  ident: 7835175
  contributor:
    fullname: Wang
– year: 20120400
  ident: 8164945
  contributor:
    fullname: Houston
– year: 20100800
  ident: 7782656
  contributor:
    fullname: Hsueh et al.
Score 2.857166
Snippet A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching...
SourceID uspatents
SourceType Open Access Repository
Title Disturb-free static random access memory cell
URI https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8259510
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1NSwMxEB3aIqgnRcX6RQ5eo3Gb6O657bIISg8KvZVkMyuCu1v2A_HfO5NK8aLXBIZJQvJmhjcvANfaedZJR1lgYqR-oJzVae_kXW4J8LWxkePSwNPzffaqH5dmOYBs2wtT0jWSa_KlvenbdVcHciU975uDlxvxZ9YIrFh94LP6qK1f-OKWMh0OFoYwjBVT--Zptg-7ZIJCtqprf4FGegA7izB6CAOsjkDOaEf7xsmiQRTcyPOeC0IKX5fChm8LRcm01y_BxfRjEOn8ZZrJre3VW8OclZX68WFyAiPK3fEUBCpVRCqnpCFBnUcY-8T4KLbGJhONJh7D-E8zZ__MncMeIXcUyE76AkZd0-MloWPnrsLSvwHszm-i
link.rule.ids 230,309,783,805,888,64375
linkProvider USPTO
linkToPdf http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8MwDLbGQDxOIEAbzxy4BkqXQHtmq8pr6gGk3aakcRESbac-hPj32B2auMA1kSzLUfLZzpcvABfKOtZJR5lhqKW6pZrVKmfldWoI8JU2vuXWwPP0Jn5VDzM960G8eguT0zaSC_KlvmzrRVN25Eo63pcLL5fiz6wRWLD6wGfxURqXuOyKKh1OFtZgna-imNw3ieId2CIjlLQVTf0LNqJd2Ei60T3oYbEPckwxbSsrswpR8FOe91QQVrgyF6b7uFDkTHz9EtxOPwARTV7uYrmyPX-rmLUy9368GB1Cn6p3HIBAz8t8L6WyIUSV-hi4UDs_MNqEI4U6GMLwTzNH_8ydw2YyjuZP99PHY9gmGPc75pM6gX5TtXhKUNnYsy4K35TLcp4
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Disturb-free+static+random+access+memory+cell&rft.inventor=Chuang%2C+Ching-Te&rft.inventor=Yang%2C+Hao-I&rft.inventor=Lin%2C+Jihi-Yu&rft.inventor=Yang%2C+Shyh-Chyi&rft.inventor=Tu%2C+Ming-Hsien&rft.inventor=Hwang%2C+Wei&rft.inventor=Jou%2C+Shyh-Jye&rft.inventor=Lee%2C+Kun-Ti&rft.inventor=Li%2C+Hung-Yu&rft.number=8259510&rft.date=2012-09-04&rft.externalDBID=n%2Fa&rft.externalDocID=08259510