Self test apparatus for identifying partially defective memory

A computing system is provided which includes a processor having a cache memory. The cache memory includes a plurality of independently configurable subdivisions, each subdivision including a memory array. A service element (SE) of the computing system is operable to cause a built-in-self-test (BIST...

Full description

Saved in:
Bibliographic Details
Main Authors Huott, William V, Lund, David J, Marz, Kenneth H, Mechtly, Bryan L, Patel, Pradip
Format Patent
LanguageEnglish
Published 08.11.2011
Online AccessGet full text

Cover

Loading…
More Information
Summary:A computing system is provided which includes a processor having a cache memory. The cache memory includes a plurality of independently configurable subdivisions, each subdivision including a memory array. A service element (SE) of the computing system is operable to cause a built-in-self-test (BIST) to be executed to test the cache memory, the BIST being operable to determine whether any of the subdivisions is defective. When it is determined that one of the subdivisions of the cache memory determined defective by the BIST is non-repairable, the SE logically deletes the defective subdivision from the system configuration, and the SE is operable to permit the processor to operate without the logically deleted subdivision. The SE is further operable to determine that the processor is defective when a number of the defective subdivisions exceeds a threshold.