Matrix-addressable array of integrated transistor/memory structures
The present invention concerns a matrix-addressable array of integrated transistor/memory structures, wherein the array comprises one or more layers of semiconducting material, two or more electrode layers, as well as memory material contacting electrodes in said at least two electrode layers, where...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English |
Published |
20.04.2004
|
Online Access | Get full text |
Cover
Loading…
Abstract | The present invention concerns a matrix-addressable array of integrated transistor/memory structures, wherein the array comprises one or more layers of semiconducting material, two or more electrode layers, as well as memory material contacting electrodes in said at least two electrode layers, wherein the memory material is a polarizable dielectric material capable of exhibiting hysteresis, particularly a ferroelectric or electret material, wherein the electrodes in said at least two electrode layers in each layer are provided as continuous or interrupted parallel extended structures, wherein said at least one layer of a semiconducting material and said at least two electrode layers form field-effect transistor structures, wherein the electrodes of a first electrode layer form the source/drain electrode pairs of said field-effect transistor structures, wherein the electrodes of an adjacent second electrode layer forms the gate electrode of the field-effect transistor structures, the gate electrodes in any case are provided in a substantial orthogonal orientation relative to the electrodes of the first electrode layer.
In an array of integrated transistor/memory structures the array includes one or more layers of semiconducting material, two or more electrode layers, and memory material contacting electrodes in the latter. At least one layer of a semiconducting material and two electrode layers form transistor structures such that the electrodes of the first electrode layer forms source/drain electrode pairs and those of a second electrode layer form the gate electrodes thereof. The source and drain electrodes of a single transistor/memory structure are separated by a narrow recess extending down to the semiconducting layer wherein the transistor channel is provided beneath the recess and with extremely small width, while the source and drain regions are provided beneath the respective source and drain electrodes on either side of the transistor channel. Memory material is provided in the recess and contacts the electrodes of the transistor. |
---|---|
AbstractList | The present invention concerns a matrix-addressable array of integrated transistor/memory structures, wherein the array comprises one or more layers of semiconducting material, two or more electrode layers, as well as memory material contacting electrodes in said at least two electrode layers, wherein the memory material is a polarizable dielectric material capable of exhibiting hysteresis, particularly a ferroelectric or electret material, wherein the electrodes in said at least two electrode layers in each layer are provided as continuous or interrupted parallel extended structures, wherein said at least one layer of a semiconducting material and said at least two electrode layers form field-effect transistor structures, wherein the electrodes of a first electrode layer form the source/drain electrode pairs of said field-effect transistor structures, wherein the electrodes of an adjacent second electrode layer forms the gate electrode of the field-effect transistor structures, the gate electrodes in any case are provided in a substantial orthogonal orientation relative to the electrodes of the first electrode layer.
In an array of integrated transistor/memory structures the array includes one or more layers of semiconducting material, two or more electrode layers, and memory material contacting electrodes in the latter. At least one layer of a semiconducting material and two electrode layers form transistor structures such that the electrodes of the first electrode layer forms source/drain electrode pairs and those of a second electrode layer form the gate electrodes thereof. The source and drain electrodes of a single transistor/memory structure are separated by a narrow recess extending down to the semiconducting layer wherein the transistor channel is provided beneath the recess and with extremely small width, while the source and drain regions are provided beneath the respective source and drain electrodes on either side of the transistor channel. Memory material is provided in the recess and contacts the electrodes of the transistor. |
Author | Gudesen, Hans Gude |
Author_xml | – sequence: 1 fullname: Gudesen, Hans Gude |
BookMark | eNrjYmDJy89L5WRw9k0sKcqs0E1MSSlKLS5OTMpJVUgsKkqsVMhPU8jMK0lNL0osSU1RKClKzCvOLC7JL9LPTc3NL6pUKC4pKk0uKQXq4mFgTUvMKU7lhdLcDApuriHOHrqlxQVAzXklxfFAU0CUgZm5kYmBkYUxEUoAzJU2LA |
ContentType | Patent |
DBID | EFH |
DatabaseName | USPTO Issued Patents |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EFH name: USPTO Issued Patents url: http://www.uspto.gov/patft/index.html sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
ExternalDocumentID | 06724028 |
GroupedDBID | EFH |
ID | FETCH-uspatents_grants_067240283 |
IEDL.DBID | EFH |
IngestDate | Sun Mar 05 22:30:56 EST 2023 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-uspatents_grants_067240283 |
OpenAccessLink | https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6724028 |
ParticipantIDs | uspatents_grants_06724028 |
PatentNumber | 6724028 |
PublicationCentury | 2000 |
PublicationDate | 20040420 |
PublicationDateYYYYMMDD | 2004-04-20 |
PublicationDate_xml | – month: 04 year: 2004 text: 20040420 day: 20 |
PublicationDecade | 2000 |
PublicationYear | 2004 |
References | (2 230 899) 19901000 Lee (6146955) 20001100 Gudesen (2003/0134502) 20030700 (PCT/NO02/00414) 20021100 (0 304 896) 19890100 (PCT/NO02/00397) 20021100 Nakamura (6285577) 20010900 |
References_xml | – year: 20001100 ident: 6146955 contributor: fullname: Lee – year: 20010900 ident: 6285577 contributor: fullname: Nakamura – year: 20021100 ident: PCT/NO02/00397 – year: 19901000 ident: 2 230 899 – year: 20021100 ident: PCT/NO02/00414 – year: 20030700 ident: 2003/0134502 contributor: fullname: Gudesen – year: 19890100 ident: 0 304 896 |
Score | 2.5979533 |
Snippet | The present invention concerns a matrix-addressable array of integrated transistor/memory structures, wherein the array comprises one or more layers of... |
SourceID | uspatents |
SourceType | Open Access Repository |
Title | Matrix-addressable array of integrated transistor/memory structures |
URI | https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6724028 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3PS8MwFH5sQ1BPiorzFzl4jevSpM3OY6UIkx0UdpMkbU9bO9YO3X_ve6krXuYpkPBeHgnJy8v78gXgWU2MtJmjtHoouRRjyQ0GEnwi4sLKKHSRpauB-VuUfsjXpVr2IO3ewqxxGfEN2lK_7OpNU3lwJW7v7cTzlvyZOAJLYh_4KleVyRZZMYpiyhPoPvR1QNC-WZKewymqwCNb2dR_nEZyAScLX3sJvby8gumc2PC_OS51_--IXeXMbLdmz6qCdawNGWvIe3jyjtGaYLB71nK87lDqGlgye5-mvOvxE6WoCH4tC29ggBF9fgvM6cIERlGSy0hhjZHK6dAJodG7q3g8hOFRNXf_tN3D2QFYIoIHGKB1-SP6zMY--QH5ATwSeDs |
link.rule.ids | 230,309,783,805,888,64375 |
linkProvider | USPTO |
linkToPdf | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV07T8MwED6VgnhMIECUpwdW09Sxk3QujcKjVQaQulV2HlObVE0q6L_nzoGIBSZLtu58smWfz9_5M8C9Gmpp0oRgdVdyKQaSawwk-FD4uZGem3iGrgYmUy96l88zNetA1L6FWeIy4iu0pXrYVKu6tMmVuL03E88b8mfiCCyIfeCjWJQ6jdO87_mEEwQ7sEtQFCX3jcPoCA5QCR7airr65TbCY9iLbe0JdLLiFEYT4sP_5LjY7c8jZpExvV7rLStz1vI2pKwm_2HpO_pLSoTdsobldYNSZ8DC8dso4m2Pc5Siwvm2zT2HLsb02QWwJMi1oxXBXFoKo7VUSeAmQgTo35U_6EHvTzWX_7TdwX78GM5fn6YvV3D4k2UinGvooqHZDTrQ2tzasfkCS0Z7Nw |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Matrix-addressable+array+of+integrated+transistor%2Fmemory+structures&rft.inventor=Gudesen%2C+Hans+Gude&rft.number=6724028&rft.date=2004-04-20&rft.externalDBID=n%2Fa&rft.externalDocID=06724028 |