Fabrication method for semiconductor integrated circuit device

This invention relates to a technique for fabricating a semiconductor integrated circuit device; and, more particularly, the invention relates to a technique that is applicable to the fabrication of a semiconductor integrated circuit device, including the step of polishing a thin film formed on the...

Full description

Saved in:
Bibliographic Details
Main Authors Nakabayashi, Shinichi, Abe, Hisahiko, Ota, Katsuhiro
Format Patent
LanguageEnglish
Published 04.02.2003
Online AccessGet full text

Cover

Loading…
Abstract This invention relates to a technique for fabricating a semiconductor integrated circuit device; and, more particularly, the invention relates to a technique that is applicable to the fabrication of a semiconductor integrated circuit device, including the step of polishing a thin film formed on the surface of a semiconductor wafer by a chemical mechanical polishing (CMP) method. For carrying out chemical mechanical polishing while supplying a polishing slurry to a surface to be processed of individual wafers running through a mass-production process so as to suppress occurrence of microscratches by reducing the density of coagulated particles in the polishing slurry used in a chemical mechanical polishing step, the polishing slurry used is allowed to stand in a condition filled in a container for at least 30 days or over, preferably 40 days or over, and more preferably 50 days or over so that the concentration of coagulated particles having a size of 1 m or over is at 200,000 particles/0.5 cc, preferably 50,000 particles/0.5 cc, and more preferably 20,000 particles/0.5 cc.
AbstractList This invention relates to a technique for fabricating a semiconductor integrated circuit device; and, more particularly, the invention relates to a technique that is applicable to the fabrication of a semiconductor integrated circuit device, including the step of polishing a thin film formed on the surface of a semiconductor wafer by a chemical mechanical polishing (CMP) method. For carrying out chemical mechanical polishing while supplying a polishing slurry to a surface to be processed of individual wafers running through a mass-production process so as to suppress occurrence of microscratches by reducing the density of coagulated particles in the polishing slurry used in a chemical mechanical polishing step, the polishing slurry used is allowed to stand in a condition filled in a container for at least 30 days or over, preferably 40 days or over, and more preferably 50 days or over so that the concentration of coagulated particles having a size of 1 m or over is at 200,000 particles/0.5 cc, preferably 50,000 particles/0.5 cc, and more preferably 20,000 particles/0.5 cc.
Author Nakabayashi, Shinichi
Ota, Katsuhiro
Abe, Hisahiko
Author_xml – sequence: 1
  fullname: Nakabayashi, Shinichi
– sequence: 2
  fullname: Abe, Hisahiko
– sequence: 3
  fullname: Ota, Katsuhiro
BookMark eNrjYmDJy89L5WSwc0tMKspMTizJzM9TyE0tychPUUjLL1IoTs3NTM7PSylNLgHyMvNKUtOLEktSUxSSM4uSSzNLFFJSyzKTU3kYWNMSc4pTeaE0N4OCm2uIs4duaXEBUHleSXE8UB-IMjAzNTSxMDMxJkIJAHFiM8g
ContentType Patent
CorporateAuthor Hitachi, Ltd
CorporateAuthor_xml – name: Hitachi, Ltd
DBID EFH
DatabaseName USPTO Issued Patents
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EFH
  name: USPTO Issued Patents
  url: http://www.uspto.gov/patft/index.html
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
ExternalDocumentID 06514864
GroupedDBID EFH
ID FETCH-uspatents_grants_065148643
IEDL.DBID EFH
IngestDate Sun Mar 05 22:33:35 EST 2023
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-uspatents_grants_065148643
OpenAccessLink https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6514864
ParticipantIDs uspatents_grants_06514864
PatentNumber 6514864
PublicationCentury 2000
PublicationDate 20030204
PublicationDateYYYYMMDD 2003-02-04
PublicationDate_xml – month: 02
  year: 2003
  text: 20030204
  day: 04
PublicationDecade 2000
PublicationYear 2003
References Science of CPM, published Jul. 19, 1999; Science Forum Co., Ltd.; pp. 128-142.
Avanzino et al. (5916855) 19990600
Aihara et al. (6120571) 20000900
Burke et al. (5934978) 19990800
Cossaboon et al. (5769689) 19980600
Canaperi et al. (6114249) 20000900
Kato et al. (5904159) 19990500
(8257898) 19961000
(10193255) 19980700
(11246852) 19990900
References_xml – year: 19961000
  ident: 8257898
– year: 20000900
  ident: 6114249
  contributor:
    fullname: Canaperi et al.
– year: 19990800
  ident: 5934978
  contributor:
    fullname: Burke et al.
– year: 19990500
  ident: 5904159
  contributor:
    fullname: Kato et al.
– year: 19980600
  ident: 5769689
  contributor:
    fullname: Cossaboon et al.
– year: 19990600
  ident: 5916855
  contributor:
    fullname: Avanzino et al.
– year: 20000900
  ident: 6120571
  contributor:
    fullname: Aihara et al.
– year: 19990900
  ident: 11246852
– year: 19980700
  ident: 10193255
Score 2.5639338
Snippet This invention relates to a technique for fabricating a semiconductor integrated circuit device; and, more particularly, the invention relates to a technique...
SourceID uspatents
SourceType Open Access Repository
Title Fabrication method for semiconductor integrated circuit device
URI https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6514864
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8QwEB52F0E9KSquL3LwGq3dNG0vXmRLEZQ9KOxN8oQFbZc2xb_vTLsUL3oKeTAJSSYzCV--AbhNI__grMs4Gh_LhbaWa5lK7hMX29hLk6b0G_nlVZbv4nmdrCdQjn9hvlCN-BbH0t517TbUPbgSj_dh4flA_kwcgRWxD3xXn7WyK-vvJVr-TIopTLOIoH3LojyEfRSBLlsV2l9GoziCvVVfegwTV53AY6F0s3shY0PgZoYeI2sJnl5XxLuKuZG-wTKzaUy3Ccw60uZTYMXy7ankY2cf2I6SaDeoxRnM8DLvzoGJ3CifK2VjivoshMpjIxKPe9UtjDR6DvM_xVz8U3cJBz3MjPDE4gpmoencNZrLoG_6ufgBOrt3pA
link.rule.ids 230,309,783,805,888,64375
linkProvider USPTO
linkToPdf http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3JTsMwEB2VglhOIEC0bD5wNZTUcZpLL9AobFUOIPVWOV6kSpBUWcTvM5NUERc4WV5kj2yPx8ubZ4CbYOTurbETjsbHcJEaw1MZSO586xnPSR0E5I38Npfxh3he-IsexJ0vzBeqEV-jLOVtXa6rvAFX4vLeDjxvyZ-JIzAj9oHv7DNXJjHuTqLln0ixBdv0FEXgvlkUH8AeVoKbtqwqf5mN6BB2kib1CHo2O4ZppNJic0fG2q-bGe4ZWUkA9Twj5lWMdQQOhulVoetVxYwlfT4BFs3eH2LeNbbEchSMNmKNT6GPx3l7BkyEWrlQKePRv89CqNDTwnc4W-1YS50OYPBnNcN_8q5hN3mMlq9P85dz2G8wZwQuFhfQr4raXqLtrNKrplt-AEO5eqA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Fabrication+method+for+semiconductor+integrated+circuit+device&rft.inventor=Nakabayashi%2C+Shinichi&rft.inventor=Abe%2C+Hisahiko&rft.inventor=Ota%2C+Katsuhiro&rft.number=6514864&rft.date=2003-02-04&rft.externalDBID=n%2Fa&rft.externalDocID=06514864