A 4 mu rm W / rm Ch Analog Front-End Module With Moderate Inversion and Power-Scalable Sampling Operation for 3-D Neural Microsystems
We report an analog front-end prototype designed in 0.25 mu rm m CMOS process for hybrid integration into 3-D neural recording microsystems. For scaling towards massive parallel neural recording, the prototype has investigated some critical circuit challenges in power, area, interface, and modularit...
Saved in:
Published in | IEEE transactions on biomedical circuits and systems Vol. 6; no. 5; pp. 403 - 413 |
---|---|
Main Authors | , , |
Format | Journal Article |
Language | English |
Published |
01.10.2012
|
Online Access | Get full text |
Cover
Loading…
Summary: | We report an analog front-end prototype designed in 0.25 mu rm m CMOS process for hybrid integration into 3-D neural recording microsystems. For scaling towards massive parallel neural recording, the prototype has investigated some critical circuit challenges in power, area, interface, and modularity. We achieved extremely low power consumption of 4 mu rm W / rm channel , optimized energy efficiency using moderate inversion in low-noise amplifiers (K of 5.98 10 8 or NEF of 2.9), and minimized asynchronous interface (only 2 per 16 channels) for command and data capturing. We also implemented adaptable operations including programmable-gain amplification, power-scalable sampling (up to 50 kS/s/channel), wide configuration range (9-bit) for programmable gain and bandwidth, and 5-bit site selection capability (selecting 16 out of 128 sites). The implemented front-end module has achieved a reduction in noise-energy-area product by a factor of 5-25 times as compared to the state-of-the-art analog front-end approaches reported to date. |
---|---|
Bibliography: | ObjectType-Article-1 SourceType-Scholarly Journals-1 content type line 23 ObjectType-Feature-2 |
ISSN: | 1932-4545 1940-9990 |
DOI: | 10.1109/TBCAS.2012.2218105 |