PRINTED WIRING BOARD
This printed wiring board comprises a base film that has a main surface, and a conductive pattern that is disposed on the main surface. The conductive pattern has a base conductive layer that is disposed directly or indirectly on the main surface, and an electrolytic copper plating layer that is dis...
Saved in:
Main Authors | , , , , |
---|---|
Format | Patent |
Language | English French Japanese |
Published |
21.12.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | This printed wiring board comprises a base film that has a main surface, and a conductive pattern that is disposed on the main surface. The conductive pattern has a base conductive layer that is disposed directly or indirectly on the main surface, and an electrolytic copper plating layer that is disposed on the base conductive layer. At the interface between the base conductive layer and the electrolytic copper plating layer, the void density, which is the value of the total surface area of voids within the range of a prescribed observation length divided by the observation length, is greater than 0.01μm2/μm and not more than 5.5μm2/μm. The value of T×VL/L within the observation length is 0.39 or less, where T is the thickness (μm) of the base conductive layer, L is the observation length (μm) at the interface and VL is the total length (μm) of voids existing at the interface within the range of the observation length.
La présente invention concerne une carte de circuit imprimé comprenant un film de base qui a une surface principale, et un motif conducteur qui est disposé sur la surface principale. Le motif conducteur a une couche conductrice de base qui est disposée directement ou indirectement sur la surface principale, et une couche de placage de cuivre électrolytique qui est disposée sur la couche conductrice de base. À l'interface entre la couche conductrice de base et la couche de placage de cuivre électrolytique, la densité des vides, qui est la valeur de la surface totale des vides dans la plage d'une longueur d'observation prescrite divisée par la longueur d'observation, est supérieure à 0,01μm2/μm et inférieure ou égale à 5,5μm2/μm. La valeur de T×VL/L dans la longueur d'observation est inférieure ou égale à 0,39, où T est l'épaisseur (μm) de la couche conductrice de base, L est la longueur d'observation (μm) à l'interface et VL est la longueur totale (μm) des vides existant à l'interface dans la plage de la longueur d'observation.
プリント配線板は、主面を有するベースフィルムと、主面上に配置されている導電パターンとを備える。導電パターンは、主面上に直接的又は間接的に配置されている下地導電層と、下地導電層上に配置されている電解銅めっき層とを有している。下地導電層と電解銅めっき層との界面において所定の観察長の範囲内にあるボイドの面積の合計を観察長で除した値であるボイド密度は、0.01μm2/μm超5.5μm2/μm以下である。下地導電層の厚さをT(μm)、界面における観察長をL(μm)、観察長の範囲内で界面に存在するボイドの長さの合計をVL(μm)とした際、T×VL/Lの値は、観察長の範囲内で0.39以下である。 |
---|---|
AbstractList | This printed wiring board comprises a base film that has a main surface, and a conductive pattern that is disposed on the main surface. The conductive pattern has a base conductive layer that is disposed directly or indirectly on the main surface, and an electrolytic copper plating layer that is disposed on the base conductive layer. At the interface between the base conductive layer and the electrolytic copper plating layer, the void density, which is the value of the total surface area of voids within the range of a prescribed observation length divided by the observation length, is greater than 0.01μm2/μm and not more than 5.5μm2/μm. The value of T×VL/L within the observation length is 0.39 or less, where T is the thickness (μm) of the base conductive layer, L is the observation length (μm) at the interface and VL is the total length (μm) of voids existing at the interface within the range of the observation length.
La présente invention concerne une carte de circuit imprimé comprenant un film de base qui a une surface principale, et un motif conducteur qui est disposé sur la surface principale. Le motif conducteur a une couche conductrice de base qui est disposée directement ou indirectement sur la surface principale, et une couche de placage de cuivre électrolytique qui est disposée sur la couche conductrice de base. À l'interface entre la couche conductrice de base et la couche de placage de cuivre électrolytique, la densité des vides, qui est la valeur de la surface totale des vides dans la plage d'une longueur d'observation prescrite divisée par la longueur d'observation, est supérieure à 0,01μm2/μm et inférieure ou égale à 5,5μm2/μm. La valeur de T×VL/L dans la longueur d'observation est inférieure ou égale à 0,39, où T est l'épaisseur (μm) de la couche conductrice de base, L est la longueur d'observation (μm) à l'interface et VL est la longueur totale (μm) des vides existant à l'interface dans la plage de la longueur d'observation.
プリント配線板は、主面を有するベースフィルムと、主面上に配置されている導電パターンとを備える。導電パターンは、主面上に直接的又は間接的に配置されている下地導電層と、下地導電層上に配置されている電解銅めっき層とを有している。下地導電層と電解銅めっき層との界面において所定の観察長の範囲内にあるボイドの面積の合計を観察長で除した値であるボイド密度は、0.01μm2/μm超5.5μm2/μm以下である。下地導電層の厚さをT(μm)、界面における観察長をL(μm)、観察長の範囲内で界面に存在するボイドの長さの合計をVL(μm)とした際、T×VL/Lの値は、観察長の範囲内で0.39以下である。 |
Author | FUKAYA Yosuke SAKAI Shoichiro YAMAGUCHI Yoshihito HIDANI Takuto NITTA Koji |
Author_xml | – fullname: NITTA Koji – fullname: HIDANI Takuto – fullname: SAKAI Shoichiro – fullname: YAMAGUCHI Yoshihito – fullname: FUKAYA Yosuke |
BookMark | eNrjYmDJy89L5WQQCQjy9AtxdVEI9wQy3BWc_B2DXHgYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXy4v5GBkbGRibGpgYGjoTFxqgC6byEh |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | プリント配線板 CARTE DE CIRCUIT IMPRIMÉ |
ExternalDocumentID | WO2023243500A1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_WO2023243500A13 |
IEDL.DBID | EVB |
IngestDate | Fri Oct 25 05:42:13 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English French Japanese |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_WO2023243500A13 |
Notes | Application Number: WO2023JP21104 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231221&DB=EPODOC&CC=WO&NR=2023243500A1 |
ParticipantIDs | epo_espacenet_WO2023243500A1 |
PublicationCentury | 2000 |
PublicationDate | 20231221 |
PublicationDateYYYYMMDD | 2023-12-21 |
PublicationDate_xml | – month: 12 year: 2023 text: 20231221 day: 21 |
PublicationDecade | 2020 |
PublicationYear | 2023 |
RelatedCompanies | SUMITOMO ELECTRIC INDUSTRIES, LTD SUMITOMO ELECTRIC PRINTED CIRCUITS, INC |
RelatedCompanies_xml | – name: SUMITOMO ELECTRIC PRINTED CIRCUITS, INC – name: SUMITOMO ELECTRIC INDUSTRIES, LTD |
Score | 3.6444786 |
Snippet | This printed wiring board comprises a base film that has a main surface, and a conductive pattern that is disposed on the main surface. The conductive pattern... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ELECTRICITY MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS PRINTED CIRCUITS |
Title | PRINTED WIRING BOARD |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231221&DB=EPODOC&locale=&CC=WO&NR=2023243500A1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMUsyMUw2SwX2TlJMTHRNEk1TdZMsTCx1U1MNk83NLVMTjVNA45C-fmYeoSZeEaYRTAw5sL0w4HNCy8GHIwJzVDIwv5eAy-sCxCCWC3htZbF-UiZQKN_eLcTWRQ3aOwY2VoyMDNVcnGxdA_xd_J3VnJ2B_TY1vyCwnBGwaWBg4AjsK7ECG9LmoPzgGuYE2pdSgFypuAkysAUAzcsrEWJgykoUZuB0ht29JszA4Qud8gYyobmvWIRBBLR0AVjSKIR7gtYwKDj5Owa5iDIou7mGOHvoAo2Ph_smPtwf2S3GYgwswH5-qgSDAjDUEpNTjFNNLIDBZmCWbGmclGqZbJxiCmyRpQDreUkGGXwmSeGXlmbgAnFBKzGMDGUYWEqKSlNlgfVpSZIcOBgAPwl1Gw |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5KFetNW0Vr1YCSWzCPTdIcijQvUm2SUqLtLSSbPShSi434951dUu2pt2UHht2BeXyzM7MA91ZJNGoxRCcVIQopTKaUQ-IojGnUth1WGBXPQ8aJFb2Qp6W5bMHHthdGzAn9EcMRUaMo6nst7PX6P4nli9rKzUP5hlufj2E28uUGHWOwouua7LujYJb6qSd7HuI2OZkLmo6hgaqOESsdYJBtc30IXl3el7LedSrhCRzOkN-qPoXWe9GFjrf9e60LR3Hz5I3LRvs2Pejx0gW0NNJiwmsYJDcdz_0zuAuDzIsUZJ__3SZfpLtnMc6hjTifXYCEUitoZTAyRLGpFnWMkjnUqEyMyCr085cw2Mepv598C50oi6f5dJI8X8ExJ_GqDF0bQLv--mbX6Fvr8kaI5BfniXgO |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=PRINTED+WIRING+BOARD&rft.inventor=NITTA+Koji&rft.inventor=HIDANI+Takuto&rft.inventor=SAKAI+Shoichiro&rft.inventor=YAMAGUCHI+Yoshihito&rft.inventor=FUKAYA+Yosuke&rft.date=2023-12-21&rft.externalDBID=A1&rft.externalDocID=WO2023243500A1 |