TRANSISTOR GATE-CHANNEL ARRANGEMENTS

Disclosed herein are transistor gate-channel arrangements, and related methods and devices. For example, in some embodiments, a transistor gate-channel arrangement may include a channel material and a transistor gate stack. The transistor gate stack may include a gate electrode material, a high-k di...

Full description

Saved in:
Bibliographic Details
Main Authors RADOSAVLJEVIC, Marko, DEWEY, Gilbert W, MILLARD, Kent E, FRENCH, Marc C, RIOS, Rafael, LE, Van H, SHIVARAMAN, Shriram
Format Patent
LanguageEnglish
French
Published 05.10.2017
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Disclosed herein are transistor gate-channel arrangements, and related methods and devices. For example, in some embodiments, a transistor gate-channel arrangement may include a channel material and a transistor gate stack. The transistor gate stack may include a gate electrode material, a high-k dielectric disposed between the gate electrode material and the channel material, and indium gallium zinc oxide (IGZO) disposed between the high-k dielectric material and the channel material. L'invention concerne des agencements grille-canal de transistor, et des procédés et des dispositifs associés. Par exemple, dans certains modes de réalisation, un agencement grille-canal de transistor peut comprendre un matériau de canal et un empilement de grille de transistor. L'empilement de grille de transistor peut comprendre un matériau d'électrode de grille, un diélectrique à constante diélectrique élevée disposé entre le matériau d'électrode de grille et le matériau de canal, et de l'oxyde d'indium-gallium-zinc (IGZO) disposé entre le matériau diélectrique à constante diélectrique élevée et le matériau de canal.
AbstractList Disclosed herein are transistor gate-channel arrangements, and related methods and devices. For example, in some embodiments, a transistor gate-channel arrangement may include a channel material and a transistor gate stack. The transistor gate stack may include a gate electrode material, a high-k dielectric disposed between the gate electrode material and the channel material, and indium gallium zinc oxide (IGZO) disposed between the high-k dielectric material and the channel material. L'invention concerne des agencements grille-canal de transistor, et des procédés et des dispositifs associés. Par exemple, dans certains modes de réalisation, un agencement grille-canal de transistor peut comprendre un matériau de canal et un empilement de grille de transistor. L'empilement de grille de transistor peut comprendre un matériau d'électrode de grille, un diélectrique à constante diélectrique élevée disposé entre le matériau d'électrode de grille et le matériau de canal, et de l'oxyde d'indium-gallium-zinc (IGZO) disposé entre le matériau diélectrique à constante diélectrique élevée et le matériau de canal.
Author DEWEY, Gilbert W
RADOSAVLJEVIC, Marko
LE, Van H
RIOS, Rafael
FRENCH, Marc C
SHIVARAMAN, Shriram
MILLARD, Kent E
Author_xml – fullname: RADOSAVLJEVIC, Marko
– fullname: DEWEY, Gilbert W
– fullname: MILLARD, Kent E
– fullname: FRENCH, Marc C
– fullname: RIOS, Rafael
– fullname: LE, Van H
– fullname: SHIVARAMAN, Shriram
BookMark eNrjYmDJy89L5WRQCQly9Av2DA7xD1Jwdwxx1XX2cPTzc_VRcAwCSri7-rr6hQTzMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL4cH8jA0NzEDS2dDQ0Jk4VAAuHJew
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate AGENCEMENTS GRILLE-CANAL DE TRANSISTOR
ExternalDocumentID WO2017171739A1
GroupedDBID EVB
ID FETCH-epo_espacenet_WO2017171739A13
IEDL.DBID EVB
IngestDate Fri Aug 09 05:01:01 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
French
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_WO2017171739A13
Notes Application Number: WO2016US24828
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171005&DB=EPODOC&CC=WO&NR=2017171739A1
ParticipantIDs epo_espacenet_WO2017171739A1
PublicationCentury 2000
PublicationDate 20171005
PublicationDateYYYYMMDD 2017-10-05
PublicationDate_xml – month: 10
  year: 2017
  text: 20171005
  day: 05
PublicationDecade 2010
PublicationYear 2017
RelatedCompanies INTEL CORPORATION
RelatedCompanies_xml – name: INTEL CORPORATION
Score 3.112363
Snippet Disclosed herein are transistor gate-channel arrangements, and related methods and devices. For example, in some embodiments, a transistor gate-channel...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title TRANSISTOR GATE-CHANNEL ARRANGEMENTS
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171005&DB=EPODOC&locale=&CC=WO&NR=2017171739A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQsbQ0NUhJMU7TNTJOTtQ1MTEGlYNpJrqWqSnJFuYmqWYWaaC9w75-Zh6hJl4RphFMDDmwvTDgc0LLwYcjAnNUMjC_l4DL6wLEIJYLeG1lsX5SJlAo394txNZFDdo7NgSdVWOq5uJk6xrg7-LvrObsDOy3qfkFQeRAM86WjsC-EiuwIW0Oyg-uYU6gfSkFyJWKmyADWwDQvLwSIQam1DxhBk5n2N1rwgwcvtApbyATmvuKRRhUQoIc_YI9g0P8gxTcHUNcdZ09HP38XH0UHIOAEpBz-YNFGZTdXEOcPXSB1sXDfRcf7o_sNmMxBhZgvz9VgkEh2RDYOgN2FlMtTdNMkswNkowSDQ1TzBINk8ySzCwSkyUZZPCZJIVfWpqBC8QFr0szlWFgKSkqTZUF1q8lSXLgYAEA5SN54w
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1JS8NAFH6UKtabVsWlasCSW7BptuZQJM1iqllKErW3kMkCgtRiI_5930xT7am3YR68WeAt37xlAPq6rgyKQqqEoZRngixLVA9WsqCXRT7S5FIdVbR22A9U90V-mivzFnxsamFYn9Af1hwRJSpHea-Zvl7-P2JZLLdydU_ecerzwUnGFt-gY5H2qlF4azK2Z6EVmrxpIm7jg2hNoxFn3UCstIdOtkblwX6d0LqU5bZRcY5gf4b8FvUxtMpFFzrm5u-1Lhz4Tcgbh430rU6gn0RGEE_jJIy4RyOxBdM1gsD2OCNCwrovf3wKd46dmK6Ay6V_p0vfwu29SWfQRtxfngOXi-idIVgsdaWSiTYgw0wUCzUTiUrUUZZfQG8Xp8vd5FvouInvpd40eL6CQ0piOWpKD9r113d5jba2Jjfsin4Bx3581g
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=TRANSISTOR+GATE-CHANNEL+ARRANGEMENTS&rft.inventor=RADOSAVLJEVIC%2C+Marko&rft.inventor=DEWEY%2C+Gilbert+W&rft.inventor=MILLARD%2C+Kent+E&rft.inventor=FRENCH%2C+Marc+C&rft.inventor=RIOS%2C+Rafael&rft.inventor=LE%2C+Van+H&rft.inventor=SHIVARAMAN%2C+Shriram&rft.date=2017-10-05&rft.externalDBID=A1&rft.externalDocID=WO2017171739A1