Dynamic reference frequency for fractional-N Phase-Locked Loop

Within a receiver, the frequency of a comparison reference clock signal supplied to a fractional-N Phase-Locked Loop (PLL) is dynamically changed such that undesirable reciprocal mixing of reference spurs with known jammers (for example, transmit leakage) is minimized. As the transmit channel change...

Full description

Saved in:
Bibliographic Details
Main Authors WANG KEVIN H, BOSSU FREDERIC, CICCARELLI STEVEN C, APARIN VLADIMIR
Format Patent
LanguageEnglish
Published 15.03.2016
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Within a receiver, the frequency of a comparison reference clock signal supplied to a fractional-N Phase-Locked Loop (PLL) is dynamically changed such that undesirable reciprocal mixing of reference spurs with known jammers (for example, transmit leakage) is minimized. As the transmit channel changes within a band, and as the transmit leakage frequency changes, a circuit changes the frequency of the comparison reference clock signal such that reference spurs generated by the PLL are moved in frequency so that they do not reciprocally mix with transmitter leakage in undesirable ways. In a second aspect, the PLL is operable either as an integer-N PLL or a fractional-N PLL. In low total receive power situations, the PLL operates as an integer-N PLL to reduce receiver susceptibility to fractional-N spurs. In a third aspect, jammer detect information is used to determine the comparison reference clock signal frequency.
Bibliography:Application Number: US20090366441