Digital frequency synthesizer device and method thereof
A first plurality of clock signals including a first clock signal and a second clock signal is received, the first and second clock signal out of phase with each other. A second plurality of clock signals comprising a third clock signal and a fourth clock signal is received, the third and fourth clo...
Saved in:
Main Authors | , , , |
---|---|
Format | Patent |
Language | English |
Published |
05.11.2013
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A first plurality of clock signals including a first clock signal and a second clock signal is received, the first and second clock signal out of phase with each other. A second plurality of clock signals comprising a third clock signal and a fourth clock signal is received, the third and fourth clock signals out of phase with each other. A plurality of enable signals are received. A fifth clock signal is determined based on the first plurality of clock signals and the plurality of enable signals. A sixth clock signal is determined based on the second plurality of clock signals and the plurality of enable signals. A seventh clock signal is determined based on the fifth clock signal and the sixth clock signal. |
---|---|
Bibliography: | Application Number: US20090409228 |