Semiconductor memory device and method of programming the same

In an embodiment, a semiconductor memory device including a cell array with NAND strings arranged therein, wherein the device has such a program mode that bit lines and cell's channels of the NAND strings coupled thereto are initially charged in accordance with program data, and then program vo...

Full description

Saved in:
Bibliographic Details
Main Author FUJIMURA SUSUMU
Format Patent
LanguageEnglish
Published 19.06.2012
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:In an embodiment, a semiconductor memory device including a cell array with NAND strings arranged therein, wherein the device has such a program mode that bit lines and cell's channels of the NAND strings coupled thereto are initially charged in accordance with program data, and then program voltage is applied to memory cells selected in the cell array. In the program mode, a certain bit line and a program-inhibited cell's channel coupled thereto, which are initially charged to Vdd, are boosted to be higher than Vdd by capacitive coupling from the cell source line prior to the program voltage application.
Bibliography:Application Number: US20100828689