Providing extended precision in SIMD vector arithmetic operations

The present invention provides extended precision in SIMD arithmetic operations in a processor having a register file and an accumulator. A first set of data elements and a second set of data elements are loaded into first and second vector registers, respectively. Each data element comprises N bits...

Full description

Saved in:
Bibliographic Details
Main Authors VAN HOOK TIMOTHY J, HSU PETER, HUFFMAN WILLIAM A, KILLIAN EARL A, MORETON HENRY P
Format Patent
LanguageEnglish
Published 06.12.2011
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The present invention provides extended precision in SIMD arithmetic operations in a processor having a register file and an accumulator. A first set of data elements and a second set of data elements are loaded into first and second vector registers, respectively. Each data element comprises N bits. Next, an arithmetic instruction is fetched from memory. The arithmetic instruction is decoded. Then, the first vector register and the second vector register are read from the register file. The present invention executes the arithmetic instruction on corresponding data elements in the first and second vector registers. The resulting element of the execution is then written into the accumulator. Then, the resulting element is transformed into an N-bit width element and written into a third register for further operation or storage in memory. The transformation of the resulting element can include, for example, rounding, clamping, and/or shifting the element.
Bibliography:Application Number: US20090480414