Circuit for aligning input signals

A circuit for aligning input signals includes a clock generating circuit (CGC) responsive to first signal and second signal to generate a clock signal. A first flip flop and a second flip flop, coupled to the CGC, are responsive to first type of edge of the clock signal to output the first signal an...

Full description

Saved in:
Bibliographic Details
Main Authors DARWHEKAR YOGESH, KHURANA SAHIL, SINGHAL VIVEK
Format Patent
LanguageEnglish
Published 15.11.2011
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A circuit for aligning input signals includes a clock generating circuit (CGC) responsive to first signal and second signal to generate a clock signal. A first flip flop and a second flip flop, coupled to the CGC, are responsive to first type of edge of the clock signal to output the first signal and the second signal. A finite state machine (FSM), coupled to the CGC, the first flip flop and the second flip flop, is responsive to second type of edge of the clock signal to detect early arrival of one of the first signal and the second signal with respect to each other, and to generate first control signal and second control signal. A first programmable delay element and a second programmable delay element, coupled to the FSM, delays first input signal based on the first control signal and second input signal based on the second control signal.
Bibliography:Application Number: US20100813527