Variable fill and cheese for mitigation of BEOL topography

A method of designing features on a semiconductor wafer. A design of active or functional features is provided for chiplets separated by kerf areas on the wafer. The method then includes determining pattern density of the chiplet features, and applying a pattern of spaced dummy features on chiplet a...

Full description

Saved in:
Bibliographic Details
Main Authors LI WAI-KIN, QUON ROGER A, DESCHNER RYAN P, BAILEY TODD C
Format Patent
LanguageEnglish
Published 12.04.2011
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A method of designing features on a semiconductor wafer. A design of active or functional features is provided for chiplets separated by kerf areas on the wafer. The method then includes determining pattern density of the chiplet features, and applying a pattern of spaced dummy features on chiplet area not covered by active or functional features, as well as in the kerf areas. The dummy features are uniformly expanded or reduced in size until a desired dummy feature pattern density is reached.
Bibliography:Application Number: US20070678163