Package configuration and manufacturing method enabling the addition of decoupling capacitors to standard package designs

The present invention is directed to a method of fabricating an integrated circuit package having decoupling capacitors using a package design conceived for use without decoupling capacitors. The package is implemented with a minimal redesign of the original design and not requiring any redesign of...

Full description

Saved in:
Bibliographic Details
Main Authors BARBER IVOR, MILLER LEAH, THURAIRAJARATNAM ARITHARAN
Format Patent
LanguageEnglish
Published 09.11.2010
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The present invention is directed to a method of fabricating an integrated circuit package having decoupling capacitors using a package design conceived for use without decoupling capacitors. The package is implemented with a minimal redesign of the original design and not requiring any redesign of the signal trace pattern. The invention involves replacing top and bottom bond pads with via straps and then covering the top and bottom reference planes with a dielectric layer having conductive vias that electrically connect with the underlying via straps. Planes having the opposite polarity of the underlying reference plane are then formed on the dielectric layer. These planes include an array of bonding pads in registry with the vias. Decoupling capacitors are mounted to the top of the package and electrically connected with the plane on top of the package and the immediately underlying reference plane without the electrical connections to the capacitors passing through the signal planes of the package.
Bibliography:Application Number: US20080174479