Scalable columnar boundary scan architecture for integrated circuits

An integrated circuit having a scalable boundary scan architecture. Logic elements, each including at least one data storage element, are arranged in rows and columns. A data distribution system couples the data storage elements together to form a boundary scan chain that traverses the columns in or...

Full description

Saved in:
Bibliographic Details
Main Authors OH KWANSUHK, PANG RAYMOND C
Format Patent
LanguageEnglish
Published 11.11.2008
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:An integrated circuit having a scalable boundary scan architecture. Logic elements, each including at least one data storage element, are arranged in rows and columns. A data distribution system couples the data storage elements together to form a boundary scan chain that traverses the columns in order, e.g., a first column, then a second column, and so forth, from top to bottom in each column. A clock distribution system is coupled to each of the data storage elements in the chain, and provides a clock signal to the first and second columns, again from top to bottom. The clock distribution system provides the clock signal to the top of the second column prior to providing it to the top of the first column. In some embodiments, an additional flip-flop is added to the boundary scan chain for each logic element, to increase the overall operating frequency of the scan chain.
Bibliography:Application Number: US20060498372