Robust clock circuit architecture

In one embodiment, a first circuit is configured to receive an input reference signal and a feedback signal, and present a reference clock signal based on a difference (e.g., phase difference) between the input reference signal and the feedback signal. The first circuit is further configured to pres...

Full description

Saved in:
Bibliographic Details
Main Authors STANSELL GALEN E, WUNNER JOHN J
Format Patent
LanguageEnglish
Published 06.01.2004
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:In one embodiment, a first circuit is configured to receive an input reference signal and a feedback signal, and present a reference clock signal based on a difference (e.g., phase difference) between the input reference signal and the feedback signal. The first circuit is further configured to present the reference clock signal even when the reference signal is disrupted. A frequency divider may be employed to scale the frequency of the feedback signal. The reference clock signal may be presented to another circuit to generate one or more output clock signals that are phase-locked to the reference clock signal, for example.
Bibliography:Application Number: US20020236475