Memory system using multiple storage mechanisms to enable storage and retrieval of more than two states in a memory cell
A memory circuit which uses multiple storage mechanisms in each of its memory cells. In one embodiment, the memory circuit includes an array of cells in which each cell has multiple storage elements. At least one of the storage elements performs its function in a different way than the rest of the s...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English |
Published |
24.10.2000
|
Edition | 7 |
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A memory circuit which uses multiple storage mechanisms in each of its memory cells. In one embodiment, the memory circuit includes an array of cells in which each cell has multiple storage elements. At least one of the storage elements performs its function in a different way than the rest of the storage elements. This use of multiple storage mechanisms allows for a greater freedom in memory cell design and allows for the simultaneous storage of multiple states in a single memory cell. Broadly speaking, the present invention contemplates a memory core comprising an address decoder, an array of cells, and a sense amplifier. The address decoder is configured to receive an address and responsively assert a selected word line. The array of cells includes a selected cell coupled to the selected word line, and each cell in the array of cells includes at least two storage elements. A first storage element is configured with a first state which is one of a first plurality of states, and a second storage element is configured with a second state which is one of a second, different plurality of states. The sense amplifier is coupled to the selected cell via a bit line and configured to detect the first and second states. Each cell may further include a third storage element configured with a third state which is one of a third plurality of states. In this case, the sense amplifier is also configured to detect the third state. Examples of candidate storage states include charges on a capacitance, conductivities of transistors, resistances between terminals, turn-on voltages of transistors, currents flowing in closed loops, and orientations of magnetized material. |
---|---|
AbstractList | A memory circuit which uses multiple storage mechanisms in each of its memory cells. In one embodiment, the memory circuit includes an array of cells in which each cell has multiple storage elements. At least one of the storage elements performs its function in a different way than the rest of the storage elements. This use of multiple storage mechanisms allows for a greater freedom in memory cell design and allows for the simultaneous storage of multiple states in a single memory cell. Broadly speaking, the present invention contemplates a memory core comprising an address decoder, an array of cells, and a sense amplifier. The address decoder is configured to receive an address and responsively assert a selected word line. The array of cells includes a selected cell coupled to the selected word line, and each cell in the array of cells includes at least two storage elements. A first storage element is configured with a first state which is one of a first plurality of states, and a second storage element is configured with a second state which is one of a second, different plurality of states. The sense amplifier is coupled to the selected cell via a bit line and configured to detect the first and second states. Each cell may further include a third storage element configured with a third state which is one of a third plurality of states. In this case, the sense amplifier is also configured to detect the third state. Examples of candidate storage states include charges on a capacitance, conductivities of transistors, resistances between terminals, turn-on voltages of transistors, currents flowing in closed loops, and orientations of magnetized material. |
Author | WIK; THOMAS R |
Author_xml | – fullname: WIK; THOMAS R |
BookMark | eNqFjTsOwkAQQ7eAgt8ZmAtQRJFCjRCIhgqooyE4YaX9RJkJkNuzQhR0VC78_Dw1oxADJuZ1hI_dQDKIwlMvNjTke6e2dSDR2HED8qjuHKx4IY2EwNefksONOmhn8WBHsaYkBGkakD5jwlghZANx8nzOKjg3N-OanWDxzZlZ7nfn7WGFNpaQlisEaHk5FVm-XmfFJv9PvAFSmEeE |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
Edition | 7 |
ExternalDocumentID | US6137716A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US6137716A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 11:52:16 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US6137716A3 |
Notes | Application Number: US19970920111 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20001024&DB=EPODOC&CC=US&NR=6137716A |
ParticipantIDs | epo_espacenet_US6137716A |
PublicationCentury | 2000 |
PublicationDate | 20001024 |
PublicationDateYYYYMMDD | 2000-10-24 |
PublicationDate_xml | – month: 10 year: 2000 text: 20001024 day: 24 |
PublicationDecade | 2000 |
PublicationYear | 2000 |
RelatedCompanies | LSI LOGIC CORPORATION |
RelatedCompanies_xml | – name: LSI LOGIC CORPORATION |
Score | 2.526265 |
Snippet | A memory circuit which uses multiple storage mechanisms in each of its memory cells. In one embodiment, the memory circuit includes an array of cells in which... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | INFORMATION STORAGE PHYSICS STATIC STORES |
Title | Memory system using multiple storage mechanisms to enable storage and retrieval of more than two states in a memory cell |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20001024&DB=EPODOC&locale=&CC=US&NR=6137716A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1LT8JAEJ4gPm-KGnzPwfTW2JalrYfGSAshJjwiYLiRbtkqB1pCa9B_7-xK0QvXnWQ2u-nM7E6_71uAe4vFJue1SHdiU-jM4UwPHRHrZmg5kinJLS7ZyJ2u3R6xl3F9XIKPggujdEJXShyRIiqieM9Vvl78NbECha3MHviMhtKn1tALtOJ2LBXSmBY0vGa_F_R8zfe90UDrvnq2VNYz7ecd2KVDtCNjofnWkJyUxf-C0jqGvT75SvITKImkAod-8e5aBQ4669_dFdhX-Mwoo8F1DGan8NWR4Nhv_NVgRglcf8cCF4gS7EgpAudCUnpn2TzDPEWhGFIbY5hMcame0qLvDNMYJdoWZRMd81WKimSU4SzBkPyoyWR__wzuWs2h39ZpMZPNvk1Gg2LVtXMoJ2kiqoBGbERuHE5d25gyxzBD4brMrYf8kUo1mS6gus3L5XbTFRwpjjoldYtdQzlffoobqtY5v1Ub_QPxtpz6 |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1NT8JAEJ0gfuBNUYOfzMH01tiWpa2HxkgLQaVABAw30i1b5UBLaA36791dKXrhupPMZjedmd3pe28Bbg0S6ZTWQtWKdKYSixI1sFik6oFhCaYkNahgI_tdsz0iz-P6uAAfORdG6oSupDgij6iQx3sm8_Xir4nlSWxlekdnfCh5aA0dT8lvx0IhjShew2n2e17PVVzXGQ2U7qtjCmU93XzcgV1-wLZELDTfGoKTsvhfUFpHsNfnvuLsGAosLkPJzd9dK8OBv_7dXYZ9ic8MUz64jsH0BL58AY79xl8NZhTA9XfMcYEowI48ReCcCUrvLJ2nmCXIJENqYwziKS7lU1r8O8MkQoG2RdFEx2yVoCQZpTiLMeB-5GSiv38K1VZz6LZVvpjJZt8mo0G-6toZFOMkZhVALdJCOwqmtqlNiaXpAbNtYtcDes9LNTedQ2Wbl4vtpiqU2kO_M-k8dV8u4VDy1XmCN8gVFLPlJ7vmlTujN3LTfwB8eZ_t |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Memory+system+using+multiple+storage+mechanisms+to+enable+storage+and+retrieval+of+more+than+two+states+in+a+memory+cell&rft.inventor=WIK%3B+THOMAS+R&rft.date=2000-10-24&rft.externalDBID=A&rft.externalDocID=US6137716A |