Copper-containing plug for connection of semiconductor surface with overlying conductor

An integrated circuit fabrication process is provided in which copper is used as the contact plug material for a via. The via is a hole etched through an interlevel dielectric which is disposed upon a semiconductor topography, e.g., a silicon-based substrate having junctions therein. An inert implan...

Full description

Saved in:
Bibliographic Details
Main Authors GARDNER; MARK I, HAUSE; FRED N
Format Patent
LanguageEnglish
Published 21.09.1999
Edition6
Subjects
Online AccessGet full text

Cover

Loading…
Abstract An integrated circuit fabrication process is provided in which copper is used as the contact plug material for a via. The via is a hole etched through an interlevel dielectric which is disposed upon a semiconductor topography, e.g., a silicon-based substrate having junctions therein. An inert implant may form an implant region within the semiconductor topography lying underneath the via. The process for forming the copper plug involves depositing a diffusion barrier upon the interlevel dielectric and within the via. Copper is then deposited via chemical vapor deposition upon the diffusion barrier such that the copper fills the entire via and forms a layer above the via. The copper is etched from all areas except from within the via, thereby forming a copper plug in the via. The resulting surface is then subjected to chemical-mechanical polishing before the diffusion barrier is removed from areas exclusive of the via. A conductive layer can be placed upon the interlevel dielectric and the copper plug to form a contact between the conductive layer and the semiconductor topography.
AbstractList An integrated circuit fabrication process is provided in which copper is used as the contact plug material for a via. The via is a hole etched through an interlevel dielectric which is disposed upon a semiconductor topography, e.g., a silicon-based substrate having junctions therein. An inert implant may form an implant region within the semiconductor topography lying underneath the via. The process for forming the copper plug involves depositing a diffusion barrier upon the interlevel dielectric and within the via. Copper is then deposited via chemical vapor deposition upon the diffusion barrier such that the copper fills the entire via and forms a layer above the via. The copper is etched from all areas except from within the via, thereby forming a copper plug in the via. The resulting surface is then subjected to chemical-mechanical polishing before the diffusion barrier is removed from areas exclusive of the via. A conductive layer can be placed upon the interlevel dielectric and the copper plug to form a contact between the conductive layer and the semiconductor topography.
Author HAUSE; FRED N
GARDNER; MARK I
Author_xml – fullname: GARDNER; MARK I
– fullname: HAUSE; FRED N
BookMark eNqFi7sKAjEQRVNo4esbnB_YSoJayqLYq1guIU52A3EmJBPFvzeC2FpdOPecqRoRE07UteUYMTWWSYwnTz3EUHpwnKAyQiueCdhBxruv5Fas1C-X5IxFeHoZgB-YwuvT_oS5GjsTMi6-O1PLw_7cHhuM3GGOtSWU7nLSW63XG71b_TfeMnI8Ng
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Edition 6
ExternalDocumentID US5955785A
GroupedDBID EVB
ID FETCH-epo_espacenet_US5955785A3
IEDL.DBID EVB
IngestDate Fri Jul 19 13:55:56 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US5955785A3
Notes Application Number: US19980013762
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19990921&DB=EPODOC&CC=US&NR=5955785A
ParticipantIDs epo_espacenet_US5955785A
PublicationCentury 1900
PublicationDate 19990921
PublicationDateYYYYMMDD 1999-09-21
PublicationDate_xml – month: 09
  year: 1999
  text: 19990921
  day: 21
PublicationDecade 1990
PublicationYear 1999
RelatedCompanies ADVANCED MICRO DEVICES, INC
RelatedCompanies_xml – name: ADVANCED MICRO DEVICES, INC
Score 2.5080636
Snippet An integrated circuit fabrication process is provided in which copper is used as the contact plug material for a via. The via is a hole etched through an...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Copper-containing plug for connection of semiconductor surface with overlying conductor
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19990921&DB=EPODOC&locale=&CC=US&NR=5955785A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1bS8MwFD7MKeqbTmXe8yB9C67rxfahiOuFIeyCW3VvY11SFUZbesG_70m2Tl_2FpoSmhO-nkPyfV8AHozYFLZiMY2YtqA66zBqW3xBcbGxPrFVbkpLocHQ7If668yYNeCr1sJIn9AfaY6IiFoi3kv5v87-NrE8ya0sHqNvfJQ-B1PHU9hGLmZ37K6qeD3HH4-8kau4rhNOlOGbY9iGsHV52YN9LKKfBBb8957QpGT_E0pwAgdjHCspT6HBkxYcufW9ay04HGyOu7G5QV5xBh9ummU8p4Javr7UgWSr6pNgzUmWgqwi9QkkjUkh6O5pInxcsa-o8hgnSMR-KxF0zZXQNZHtC-dwH_hTt0_xC-fbYMzDST0V7QKaSZrwNhBEKiZaPbY0c6FrkR5F3LKWWpepTDcZNy-hvWuUq91d13C8NimwaVe9gWaZV_wWU3AZ3cno_QJYrI5b
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1dT8IwFL1BNOKbogY_6YPZWyNjH24Pi5ENgsqACChvZKOdmpBtYSP-fW_LQF94a9alWW9zdm_ac04B7ozIFLZiEQ2ZFlCdNRi1LR5QXGysT2yVm9JSyO-b3Yn-MjWmJfjaaGGkT-iPNEdERM0R77n8X6d_m1ie5FZm9-E3PkoeO2PHU1ghF7MbdlNVvJbTHg68gau4rjMZKf03x7ANYevytAf7WGA_CCy031tCk5L-TyidYzgY4lhxfgIlHleh4m7uXavCoV8cd2OzQF52Ch9ukqZ8SQW1fH2pA0kXq0-CNSeZC7KK1CeQJCKZoLsnsfBxxb5stYxwgkTstxJB11wIXRPZvnAG9U577HYpfuFsG4zZZLSZinYO5TiJeQ0IIhUTrR5ZmhnoWqiHIbesudZkKtNNxs0LqO0a5XJ3Vx0q3bHfm_We-69XcLQ2LLBpU72Gcr5c8RtMx3l4KyP5CzD1kU4
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Copper-containing+plug+for+connection+of+semiconductor+surface+with+overlying+conductor&rft.inventor=GARDNER%3B+MARK+I&rft.inventor=HAUSE%3B+FRED+N&rft.date=1999-09-21&rft.externalDBID=A&rft.externalDocID=US5955785A