High speed CMOS bus transmitter and receiver

A circuit, system, and method for increasing the speed of a bus by reducing the capacitive loading effect of transistors coupled to the bus are provided. The transistors, which are sub-micrometer channel length CMOS transistors, make up a tranceiver comprised of a transmitter and a reciever. The tra...

Full description

Saved in:
Bibliographic Details
Main Authors SANWO; IKUO JIMMY, GEORGIEF; PAUL
Format Patent
LanguageEnglish
Published 11.05.1999
Edition6
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A circuit, system, and method for increasing the speed of a bus by reducing the capacitive loading effect of transistors coupled to the bus are provided. The transistors, which are sub-micrometer channel length CMOS transistors, make up a tranceiver comprised of a transmitter and a reciever. The transistors that make up the transciever are coupled to the bus through a pair of Schottky diodes in series. The diode pair is coupled to isolate the bus from the junction capacitance of the transistors. The bus is a multi-segment transmission line with a characteristic impedance. The opposite ends of the transmission line are terminated with the characteristic impedance of the transmission line. The voltage swing of the bus is limited to approximately 1 volt. The pair of Schottky diodes isolate the signal bus line from the capacitive loading effects of the transistor drivers used to drive the voltages on the transmitting end of the bus, especially when the bus is being pulled to a logic high level. This results in minimal loading of the bus line and allows for a faster transmission rate. Speed is also increased by having only approximately a 1 volt swing of the bus line between logic high and logic low voltage states. All devices for this circuit can be fabricated using a standard metal-oxide-semiconductor fabrication process.
AbstractList A circuit, system, and method for increasing the speed of a bus by reducing the capacitive loading effect of transistors coupled to the bus are provided. The transistors, which are sub-micrometer channel length CMOS transistors, make up a tranceiver comprised of a transmitter and a reciever. The transistors that make up the transciever are coupled to the bus through a pair of Schottky diodes in series. The diode pair is coupled to isolate the bus from the junction capacitance of the transistors. The bus is a multi-segment transmission line with a characteristic impedance. The opposite ends of the transmission line are terminated with the characteristic impedance of the transmission line. The voltage swing of the bus is limited to approximately 1 volt. The pair of Schottky diodes isolate the signal bus line from the capacitive loading effects of the transistor drivers used to drive the voltages on the transmitting end of the bus, especially when the bus is being pulled to a logic high level. This results in minimal loading of the bus line and allows for a faster transmission rate. Speed is also increased by having only approximately a 1 volt swing of the bus line between logic high and logic low voltage states. All devices for this circuit can be fabricated using a standard metal-oxide-semiconductor fabrication process.
Author GEORGIEF; PAUL
SANWO; IKUO JIMMY
Author_xml – fullname: SANWO; IKUO JIMMY
– fullname: GEORGIEF; PAUL
BookMark eNrjYmDJy89L5WTQ8chMz1AoLkhNTVFw9vUPVkgqLVYoKUrMK87NLClJLVJIzEtRKEpNTs0sSy3iYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxQWJyal5qSXxocGmlgbGhmbmjsaEVQAAlGoqSw
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
Edition 6
ExternalDocumentID US5903167A
GroupedDBID EVB
ID FETCH-epo_espacenet_US5903167A3
IEDL.DBID EVB
IngestDate Fri Jul 19 11:48:46 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US5903167A3
Notes Application Number: US19970812961
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19990511&DB=EPODOC&CC=US&NR=5903167A
ParticipantIDs epo_espacenet_US5903167A
PublicationCentury 1900
PublicationDate 19990511
PublicationDateYYYYMMDD 1999-05-11
PublicationDate_xml – month: 05
  year: 1999
  text: 19990511
  day: 11
PublicationDecade 1990
PublicationYear 1999
RelatedCompanies SONY CORPORATION
SONY ELECTRONICS, INC
RelatedCompanies_xml – name: SONY CORPORATION
– name: SONY ELECTRONICS, INC
Score 2.4968436
Snippet A circuit, system, and method for increasing the speed of a bus by reducing the capacitive loading effect of transistors coupled to the bus are provided. The...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRONIC CIRCUITRY
CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
PULSE TECHNIQUE
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
Title High speed CMOS bus transmitter and receiver
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19990511&DB=EPODOC&locale=&CC=US&NR=5903167A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1LT8MwDLbGeN5ggMY7B9QTFcvarN2hQqwPTUjdJrqi3aZmScUOdBXtxN_HKR1w2TWRLCfSZ1vJ99kA91zShAnZ0U2hRpgxg-l2mnT1nuCSiQTDsqnEyeGoN4zNlxmbNeB9o4Wp-oR-Vc0REVELxHtZxev87xHLq7iVxSNf4tLqKZg6niZquZjqNkU1b-D4k7E3djXXdeJIG706rN9Rmu_nHdjFItpSWPDfBkqTkv9PKMEx7E3QVlaeQENmLTh0N3PXWnAQ1t_dLdiv-JmLAhdrDBan8KCoGaTIMe0QNxxHhK8LUqqU87FU0hySZIJgHJOKcXEGd4E_dYc6OjD_Pes8jjaeGufQzFaZbAORdmpZsmNYiBeTpnafp5RxisURR_jY4gLa26xcbt-6gqOfHgRMp_QamuXnWt5ghi35bXU53585gD8
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1NT8JAEJ0gfuBNUYOf7MH0ZCMLXVoOjZEtBJUCkdZwI112GzlYiC3x7ztbQb1w3U0ms5u8mcnuezMAt0LRiElVMy2pR5ixBjOdOKqbTSkUkxGGZUuLk_1BsxdazxM2KcD7RguT9wn9ypsjIqJmiPcsj9fLv0csL-dWpvdijkuLh27geoZcy8V0tylqeG23Mxp6Q25w7oZjY_DqslZNa74fd2AXC2xbY6Hz1taalOX_hNI9gr0R2kqyYyiopAwlvpm7VoYDf_3dXYb9nJ85S3FxjcH0BO40NYOkS0w7hPvDMRGrlGQ65XzMtTSHRIkkGMeUZlycQrXbCXjPRAemv2edhuONp40zKCaLRFWAKCe2bVVr2IgXi8ZOS8SUCYrFkUD4OPIcKtusXGzfqkKpF_j9af9p8HIJhz_9CJhJ6RUUs8-VusZsm4mb_KK-Ac02gzI
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=High+speed+CMOS+bus+transmitter+and+receiver&rft.inventor=SANWO%3B+IKUO+JIMMY&rft.inventor=GEORGIEF%3B+PAUL&rft.date=1999-05-11&rft.externalDBID=A&rft.externalDocID=US5903167A