Testing method for a semiconductor memory device

A Bi.CMOS semiconductor memory device is provided which includes an arrangement to simultaneously select a plurality of memory cells, followed by using a 3 bit Z addressing arrangement to determine a read or write operation for the simultaneously selected memory cells. To speed up the word line sele...

Full description

Saved in:
Bibliographic Details
Main Authors KOBAYASHI; YUTAKA, NOZOE; ATSUSHI, KINOSHITA; YOSHITAKA, TSUKADA; HIROMI, YANAGISAWA; KAZUMASA, NAKAMURA; MASAYUKI, OUCHI; YOSHIAKI, MIHASHI; KAZUO, ISHII; KYOKO, MATSUMOTO; TETSUROU, WADA; SHOJI, UDAGAWA; TETSU, OHTA; TATSUYUKI, MIWA; HITOSHI, KITSUKAWA; GORO
Format Patent
LanguageEnglish
Published 04.01.1994
Edition5
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A Bi.CMOS semiconductor memory device is provided which includes an arrangement to simultaneously select a plurality of memory cells, followed by using a 3 bit Z addressing arrangement to determine a read or write operation for the simultaneously selected memory cells. To speed up the word line selection, a static selection type operation is used with the word line selecting voltage being greater than signal amplitude of the data lines during the write operation. Also, to speed up the read operation, separate common I/O lines are provided for the read and write operations. Read signals are transmitted as current signals, and then converted to voltage signals for improving reading speed. Also, improved arrangements are provided for resistance structure, logic circuitry, input circuitry, fuse cutting circuitry, drive circuitry, power circuitry, electrostatic protection circuitry, layout structure and testing methods for the semiconductor device.
AbstractList A Bi.CMOS semiconductor memory device is provided which includes an arrangement to simultaneously select a plurality of memory cells, followed by using a 3 bit Z addressing arrangement to determine a read or write operation for the simultaneously selected memory cells. To speed up the word line selection, a static selection type operation is used with the word line selecting voltage being greater than signal amplitude of the data lines during the write operation. Also, to speed up the read operation, separate common I/O lines are provided for the read and write operations. Read signals are transmitted as current signals, and then converted to voltage signals for improving reading speed. Also, improved arrangements are provided for resistance structure, logic circuitry, input circuitry, fuse cutting circuitry, drive circuitry, power circuitry, electrostatic protection circuitry, layout structure and testing methods for the semiconductor device.
Author OHTA; TATSUYUKI
YANAGISAWA; KAZUMASA
ISHII; KYOKO
NOZOE; ATSUSHI
KOBAYASHI; YUTAKA
UDAGAWA; TETSU
MIHASHI; KAZUO
TSUKADA; HIROMI
KINOSHITA; YOSHITAKA
OUCHI; YOSHIAKI
WADA; SHOJI
KITSUKAWA; GORO
MATSUMOTO; TETSUROU
NAKAMURA; MASAYUKI
MIWA; HITOSHI
Author_xml – fullname: KOBAYASHI; YUTAKA
– fullname: NOZOE; ATSUSHI
– fullname: KINOSHITA; YOSHITAKA
– fullname: TSUKADA; HIROMI
– fullname: YANAGISAWA; KAZUMASA
– fullname: NAKAMURA; MASAYUKI
– fullname: OUCHI; YOSHIAKI
– fullname: MIHASHI; KAZUO
– fullname: ISHII; KYOKO
– fullname: MATSUMOTO; TETSUROU
– fullname: WADA; SHOJI
– fullname: UDAGAWA; TETSU
– fullname: OHTA; TATSUYUKI
– fullname: MIWA; HITOSHI
– fullname: KITSUKAWA; GORO
BookMark eNrjYmDJy89L5WQwCEktLsnMS1fITS3JyE9RSMsvUkhUKE7NzUzOz0spTS4B8nNTc_OLKhVSUssyk1N5GFjTEnOKU3mhNDeDvJtriLOHbmpBfnxqcUFicmpeakl8aLCpkbmZmYmFozFhFQC6wyya
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
Edition 5
ExternalDocumentID US5276648A
GroupedDBID EVB
ID FETCH-epo_espacenet_US5276648A3
IEDL.DBID EVB
IngestDate Fri Aug 09 05:01:23 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US5276648A3
Notes Application Number: US19920818274
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19940104&DB=EPODOC&CC=US&NR=5276648A
ParticipantIDs epo_espacenet_US5276648A
PublicationCentury 1900
PublicationDate 19940104
PublicationDateYYYYMMDD 1994-01-04
PublicationDate_xml – month: 01
  year: 1994
  text: 19940104
  day: 04
PublicationDecade 1990
PublicationYear 1994
RelatedCompanies HITACHI, LTD
HITACHI VLSI ENGINEERING CORP
RelatedCompanies_xml – name: HITACHI, LTD
– name: HITACHI VLSI ENGINEERING CORP
Score 2.435539
Snippet A Bi.CMOS semiconductor memory device is provided which includes an arrangement to simultaneously select a plurality of memory cells, followed by using a 3 bit...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
CONTROLLING
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INFORMATION STORAGE
PHYSICS
REGULATING
SEMICONDUCTOR DEVICES
STATIC STORES
SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
Title Testing method for a semiconductor memory device
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19940104&DB=EPODOC&locale=&CC=US&NR=5276648A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV3JTsMwEB2Vst4ggMqeA8otIs3eQ4RoFlVIXUQT1FuVOA5wwKlIEOLvGbsJcOnRHmlkW5rF9ps3ALdoYJqbWppKDMtVTdsm6qDgf655mulUdykR5dHjiT1KzMeFtejAa1sLI3hCvwQ5IloUQXuvhb9e_T1iBQJbWd1lbzhV3kexFyh5Uy5m8uuFEgy9cDYNpr7i-14yVyZPnqU7tm26D1uwjUm0w8Ff4fOQ16Ss_geU6BB2ZqiL1UfQoUyCfb_tuybB3rj57pZgV-AzSYWTjQ1Wx6DFnBiDvcjr5s8yZp1yKlcc5F4yzt6K43eOn_2Wc8r9wAncRGHsj1RcxPJ3v8tk3q7WOIUuKxntgYyyYmDRAvOdwiyI5TpZnxCXGHiiRaYZZ9DbpOV8s-gCDtbkwH1VMy-hW3980iuMsnV2LQ7oB93Qgow
link.rule.ids 230,309,783,888,25578,76884
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1LT8JAEJ4gPvCmVYNPejC9NRa6LcuhMdJHqtJCpBhuhC5b9WAhtsb4751dQL1w3J1kszvJNzu7M_MNwDUCzKBTy9CZaVGd2DbTO5mIuc6maYu3KGeyPDqK7XBEHsbWuAKv61oYyRP6JckREVEM8V5Ke734-8TyZG5lcZO-4dT8NkgcT5utysWIeF5oXtfxB32v72qu64yGWvzkWK22bRN6twXb6GBTwbLvP3dFTcri_4USHMDOANfKy0Oo8FyBmrvuu6bAXrQKdyuwK_MzWYGTKwwWR2Akghgjf1GXzZ9V9DrVqVqIJPd5Lthbcfwu8me_1RkXduAYGoGfuKGOm5j8nncyGq53a55ANZ_nvA4qyrKOxTP0dzKSMYu20yZjlJmo0Sw1zFOob1rlbLOoAbUwiXqT3n38eA77S6Lgpm6QC6iWH5_8Em_cMr2SyvoBJFWFfA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Testing+method+for+a+semiconductor+memory+device&rft.inventor=KOBAYASHI%3B+YUTAKA&rft.inventor=NOZOE%3B+ATSUSHI&rft.inventor=KINOSHITA%3B+YOSHITAKA&rft.inventor=TSUKADA%3B+HIROMI&rft.inventor=YANAGISAWA%3B+KAZUMASA&rft.inventor=NAKAMURA%3B+MASAYUKI&rft.inventor=OUCHI%3B+YOSHIAKI&rft.inventor=MIHASHI%3B+KAZUO&rft.inventor=ISHII%3B+KYOKO&rft.inventor=MATSUMOTO%3B+TETSUROU&rft.inventor=WADA%3B+SHOJI&rft.inventor=UDAGAWA%3B+TETSU&rft.inventor=OHTA%3B+TATSUYUKI&rft.inventor=MIWA%3B+HITOSHI&rft.inventor=KITSUKAWA%3B+GORO&rft.date=1994-01-04&rft.externalDBID=A&rft.externalDocID=US5276648A