MULTI-METAL FILL WITH SELF-ALIGNED PATTERNING AND DIELECTRIC WITH VOIDS

Photolithography overlay errors are a source of patterning defects, which contribute to low wafer yield. An interconnect formation process that employs a patterning photolithography/etch process with self-aligned interconnects is disclosed herein. The interconnection formation process, among other t...

Full description

Saved in:
Bibliographic Details
Main Authors Shue, Shau-Lin, Su, Li-Lin, Yang, Tai-I, Liu, Hsiang-Wei, Wu, Yung-Hsu, Chu, Wei-Chen
Format Patent
LanguageEnglish
Published 14.03.2024
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Photolithography overlay errors are a source of patterning defects, which contribute to low wafer yield. An interconnect formation process that employs a patterning photolithography/etch process with self-aligned interconnects is disclosed herein. The interconnection formation process, among other things, improves a photolithography overlay (OVL) margin since alignment is accomplished on a wider pattern. In addition, the patterning photolithography/etch process supports multi-metal gap fill and low-k dielectric formation with voids.
Bibliography:Application Number: US202318514254