REFINEMENT OF AN INTEGRATED CIRCUIT DESIGN

A processor receives an expression of design refinement intent with regard to an entity forming a part of a modular circuit design. The entity is defined by a hardware description language (HDL) file, and the expression of design refinement intent identifies an intent region within an implementation...

Full description

Saved in:
Bibliographic Details
Main Authors Roesner, Wolfgang, Williams, Derek E, El-Zein, Ali S, Paruthi, Viresh, Shuma, Stephen Gerard, Shadowen, Robert James, Wood, Michael Hemsley, Kanzelman, Robert Lowell, Bobok, Gabor, Shum, Chung-Lung K
Format Patent
LanguageEnglish
Published 09.03.2023
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A processor receives an expression of design refinement intent with regard to an entity forming a part of a modular circuit design. The entity is defined by a hardware description language (HDL) file, and the expression of design refinement intent identifies an intent region within an implementation of the entity and specifies replacement logic for the region. Based on the expression of design refinement intent, the processor automatically modifies the HDL file by replacing logic within the intent region with the replacement logic. The processor then performs logical synthesis to generate a gate list representation of the modular circuit design as modified.
Bibliography:Application Number: US202117468340