VERTICAL MEMORY DEVICES AND METHODS OF MANUFACTURING THE SAME

A vertical memory device includes channels on a substrate, a channel connecting pattern, gate electrodes, and an etch stop pattern and a blocking pattern sequentially stacked. The channels extend in a first direction perpendicular to an upper surface of the substrate. The channel connecting pattern...

Full description

Saved in:
Bibliographic Details
Main Authors KANG, Subin, GU, Jimo, LEE, Byoungil, SEO, Yujin
Format Patent
LanguageEnglish
Published 12.11.2020
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A vertical memory device includes channels on a substrate, a channel connecting pattern, gate electrodes, and an etch stop pattern and a blocking pattern sequentially stacked. The channels extend in a first direction perpendicular to an upper surface of the substrate. The channel connecting pattern extends in a second direction parallel to the upper surface of the substrate to cover outer sidewalls of the channels. The gate electrodes are spaced apart from each other in the first direction on the channel connecting pattern, and extend in the second direction to surround the channels. The etch stop pattern and the blocking pattern are sequentially stacked in a third direction parallel to the upper surface of the substrate and crossing the second direction on an end portion of the channel connecting pattern in the third direction, and include different materials from each other.
Bibliography:Application Number: US202016749110