MODIFYING A MANUFACTURING PROCESS OF INTEGRATED CIRCUITS BASED ON LARGE SCALE QUALITY PERFORMANCE PREDICTION AND OPTIMIZATION
A computer-implemented method modifies a manufacturing process for integrated circuits that include memory chips and a memory buffer. One or more processors identify a performance trending estimate of memory chip failures versus memory buffer failures in failed integrated circuits. The processor(s)...
Saved in:
Main Authors | , , , , |
---|---|
Format | Patent |
Language | English |
Published |
08.08.2019
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A computer-implemented method modifies a manufacturing process for integrated circuits that include memory chips and a memory buffer. One or more processors identify a performance trending estimate of memory chip failures versus memory buffer failures in failed integrated circuits. The processor(s) identify a location and address of each memory chip in the identified failed integrated circuits that has a memory chip failure. The processor(s) identify a wafer location on a wafer die on which each memory buffer that has a memory buffer failure was formed. The processor(s) predict a fault analysis (FA) pareto based on the performance trending estimate, the location and address of each memory chip in the failed integrated circuits, and the wafer location on the wafer die on which each memory buffer that has the memory buffer failure was formed such that a manufacturing process for the integrated circuits is modified based on the FA pareto. |
---|---|
Bibliography: | Application Number: US201916386608 |