DYNAMIC RANDOM ACCESS MEMORY DEVICE

A dynamic random access memory (DRAM) device includes a memory cell array including a first sub memory cell array block including a plurality of first memory cells between a plurality of first sub word lines, and a plurality of first odd-numbered bit lines and a plurality of dummy bit lines and incl...

Full description

Saved in:
Bibliographic Details
Main Authors Kim, Jin Seon, Nam, In Cheol, Kim, Dae Sun, Sung, Ki Jong
Format Patent
LanguageEnglish
Published 13.06.2019
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A dynamic random access memory (DRAM) device includes a memory cell array including a first sub memory cell array block including a plurality of first memory cells between a plurality of first sub word lines, and a plurality of first odd-numbered bit lines and a plurality of dummy bit lines and includes a second sub memory cell array block including a plurality of second memory cells between a plurality of second sub word lines, a plurality of second odd-numbered bit lines, and a plurality of second even-numbered bit lines. The memory cell array may be arranged to have an open bit line architecture in which the plurality of first odd-numbered bit lines and the plurality of second even-numbered bit lines form bit line pairs. When the first sub word line may be selected, a predetermined voltage may be applied to the plurality of dummy bit lines for a first predetermined period in which a charge sharing operation is performed on the plurality of first memory cells connected to the selected one of the plurality of first sub word lines.
Bibliography:Application Number: US201815986354