Heterojunction Field Effect Transistor Device with Serially Connected Enhancement Mode and Depletion Mode Gate Regions

Roughly described, a heterojunction field effect transistor device includes a first piezoelectric layer supporting a channel region, a second piezoelectric layer over the first, and a source and drain. A dielectric layer over the second piezoelectric layer electrically separates the source and drain...

Full description

Saved in:
Bibliographic Details
Main Authors de Almeida Braga, Nelson, Wong, Hiu Yung, Mickevicius, Rimvydas
Format Patent
LanguageEnglish
Published 16.05.2019
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Roughly described, a heterojunction field effect transistor device includes a first piezoelectric layer supporting a channel region, a second piezoelectric layer over the first, and a source and drain. A dielectric layer over the second piezoelectric layer electrically separates the source and drain, and has a plurality of segments, two of them separated by a first gap. A first gate has a first tine, the first tine within the first gap, the first gap having a length of less than about 200 nm. In the first piezoelectric layer immediately beneath the second piezoelectric layer, directly beneath the first gap, stress in the dielectric layer creates a piezoelectric charge of at least about 1×1011 per cm2 of electronic charge. The first gate controls a normally off segment of the channel region. A second gate, having a length of at least 500 nm, controls a normally on segment of the channel region.
AbstractList Roughly described, a heterojunction field effect transistor device includes a first piezoelectric layer supporting a channel region, a second piezoelectric layer over the first, and a source and drain. A dielectric layer over the second piezoelectric layer electrically separates the source and drain, and has a plurality of segments, two of them separated by a first gap. A first gate has a first tine, the first tine within the first gap, the first gap having a length of less than about 200 nm. In the first piezoelectric layer immediately beneath the second piezoelectric layer, directly beneath the first gap, stress in the dielectric layer creates a piezoelectric charge of at least about 1×1011 per cm2 of electronic charge. The first gate controls a normally off segment of the channel region. A second gate, having a length of at least 500 nm, controls a normally on segment of the channel region.
Author Wong, Hiu Yung
de Almeida Braga, Nelson
Mickevicius, Rimvydas
Author_xml – fullname: de Almeida Braga, Nelson
– fullname: Wong, Hiu Yung
– fullname: Mickevicius, Rimvydas
BookMark eNqNjM0KgkAYRV3Uor93-KB10GRQLcM0N23S1jKM15yYvhFnMnr7RHqAVhcO59xpMGLLmARdCo_WPl6svLZMiYYpKa4qKE95K9lp521LJ3Ragd7a15Sh1dKYD0WWuffQB1xLVniCPV1sCZJc9k1jMLwO6Cw96Ip7D9w8GFfSOCx-OwuWSZxH6QqNLeAaqcDwxS3brMVBbPfhThxF-J_1BWdQR5U
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US2019148371A1
GroupedDBID EVB
ID FETCH-epo_espacenet_US2019148371A13
IEDL.DBID EVB
IngestDate Fri Jul 19 15:09:58 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US2019148371A13
Notes Application Number: US201816159483
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190516&DB=EPODOC&CC=US&NR=2019148371A1
ParticipantIDs epo_espacenet_US2019148371A1
PublicationCentury 2000
PublicationDate 20190516
PublicationDateYYYYMMDD 2019-05-16
PublicationDate_xml – month: 05
  year: 2019
  text: 20190516
  day: 16
PublicationDecade 2010
PublicationYear 2019
RelatedCompanies Synopsys, Inc
RelatedCompanies_xml – name: Synopsys, Inc
Score 3.2002032
Snippet Roughly described, a heterojunction field effect transistor device includes a first piezoelectric layer supporting a channel region, a second piezoelectric...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Heterojunction Field Effect Transistor Device with Serially Connected Enhancement Mode and Depletion Mode Gate Regions
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190516&DB=EPODOC&locale=&CC=US&NR=2019148371A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1bS8MwFD6MKeqbTsXLlIDSt6KxXbs-FHG9UAS3sa2yt9FsGVNGW1xV_Peek3a6p73lQg9Jysm55MsXgFuzLeTMMR8wLElMnWo6eeG6adhi3rJtnpQA2a4VxebzuDWuwXJ9F0bxhH4rckTUqCnqe6H26_w_ieUrbOXqTrxhU_YYjlxfq6JjTmxTluZ33KDf83ue5nluPNS6A9XHiT2dP2GstIOOtE36ELx26F5KvmlUwkPY7aO8tDiCmkwbsO-t315rwN5LdeSNxUr7VsfwFRF2JXtHU0QjZCGhz1jJP8yU0VGcH8yXpP6MUqyszH4tf5hCtEzRv2RBuqBfTWlBRk-hsSSd4Tc50XCjVNVESTU2kARWXp3ATRiMvEjHCUz-1msSDzdna5xCPc1SeQbM4AluzY4zv287psRYS1pCJJYlpe04QvBzaG6TdLG9-xIOqEpH69xqQr34-JRXaLELca0W-heWoZtj
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8JAEJ4QNOJNUeMDdRNNb42ulJYeiJE-UhUK4WG4kS4sUUPaRqrGf-_MUpQTt3YnnXR3MzuP_fZbgGujLuTUNu4wLYkMnd50isJ1o2qJWc2yeLQEyIZmMDSeRrVRAearszCKJ_RbkSOiRU3Q3jO1Xqf_RSxXYSsXN-INm5J7f9BwtTw75sQ2ZWpus-F1O27H0RynMexrYU_JOLGn8wfMlbYwyLbIHryXJp1LSdedir8H213UF2f7UJBxGUrO6u61Muy08y1vfMytb3EAXwFhV5J3dEX0h8wn9Blb8g8z5XQU5wdzJZk_oxIrW1a_5j9MIVomGF8yL36lqaayIKOr0FgUT_GblGi4UatqoqIa60kCKy8O4cr3Bk6gYwfGf-M1HvbXe1s9gmKcxPIYWJVHuDTb9uy2bhsScy1pChGZppSWbQvBT6CySdPpZvEllIJBuzVuPYbPZ7BLItpm52YFitnHpzxH752JCzXovw2cnlY
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Heterojunction+Field+Effect+Transistor+Device+with+Serially+Connected+Enhancement+Mode+and+Depletion+Mode+Gate+Regions&rft.inventor=de+Almeida+Braga%2C+Nelson&rft.inventor=Wong%2C+Hiu+Yung&rft.inventor=Mickevicius%2C+Rimvydas&rft.date=2019-05-16&rft.externalDBID=A1&rft.externalDocID=US2019148371A1