GAP FILL SELF PLANARIZATION ON POST EPI

The present disclosure relates to an integrated chip having gate electrodes separated from an epitaxial source/drain region by gaps filled with a flowable dielectric material. In some embodiments, the integrated chip has an epitaxial source/drain region protruding outward from a substrate. A first g...

Full description

Saved in:
Bibliographic Details
Main Authors Chen Po-Chang, Leu Po-Hsiung, Liu Ding-I
Format Patent
LanguageEnglish
Published 23.03.2017
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The present disclosure relates to an integrated chip having gate electrodes separated from an epitaxial source/drain region by gaps filled with a flowable dielectric material. In some embodiments, the integrated chip has an epitaxial source/drain region protruding outward from a substrate. A first gate structure, having a conductive gate electrode, is separated from the epitaxial source/drain region by a gap. A flowable dielectric material is disposed within the gap, and a pre-metal dielectric (PMD) layer is arranged above the flowable dielectric material. The PMD layer continuously extends between a sidewall of the first gate structure and a sidewall of a second gate structure, and has an upper surface that is substantially aligned with an upper surface of the conductive gate electrode. A metal contact is electrically coupled to the conductive gate electrode and is disposed within an inter-level dielectric layer over the PMD layer and the first gate structure.
AbstractList The present disclosure relates to an integrated chip having gate electrodes separated from an epitaxial source/drain region by gaps filled with a flowable dielectric material. In some embodiments, the integrated chip has an epitaxial source/drain region protruding outward from a substrate. A first gate structure, having a conductive gate electrode, is separated from the epitaxial source/drain region by a gap. A flowable dielectric material is disposed within the gap, and a pre-metal dielectric (PMD) layer is arranged above the flowable dielectric material. The PMD layer continuously extends between a sidewall of the first gate structure and a sidewall of a second gate structure, and has an upper surface that is substantially aligned with an upper surface of the conductive gate electrode. A metal contact is electrically coupled to the conductive gate electrode and is disposed within an inter-level dielectric layer over the PMD layer and the first gate structure.
Author Chen Po-Chang
Liu Ding-I
Leu Po-Hsiung
Author_xml – fullname: Chen Po-Chang
– fullname: Leu Po-Hsiung
– fullname: Liu Ding-I
BookMark eNrjYmDJy89L5WRQd3cMUHDz9PFRCHb1cVMI8HH0cwzyjHIM8fT3UwCiAP_gEAXXAE8eBta0xJziVF4ozc2g7OYa4uyhm1qQH59aXJCYnJqXWhIfGmxkYGhuYGFiZmHpaGhMnCoASnAmYA
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US2017084689A1
GroupedDBID EVB
ID FETCH-epo_espacenet_US2017084689A13
IEDL.DBID EVB
IngestDate Fri Jul 19 12:56:02 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US2017084689A13
Notes Application Number: US201615370244
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170323&DB=EPODOC&CC=US&NR=2017084689A1
ParticipantIDs epo_espacenet_US2017084689A1
PublicationCentury 2000
PublicationDate 20170323
PublicationDateYYYYMMDD 2017-03-23
PublicationDate_xml – month: 03
  year: 2017
  text: 20170323
  day: 23
PublicationDecade 2010
PublicationYear 2017
RelatedCompanies Taiwan Semiconductor Manufacturing Co., Ltd
RelatedCompanies_xml – name: Taiwan Semiconductor Manufacturing Co., Ltd
Score 3.0784526
Snippet The present disclosure relates to an integrated chip having gate electrodes separated from an epitaxial source/drain region by gaps filled with a flowable...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title GAP FILL SELF PLANARIZATION ON POST EPI
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170323&DB=EPODOC&locale=&CC=US&NR=2017084689A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQsQT2TNIsUtJ008yMknVN0pLNdZPSjM11kxNBu6qM0hKNwdvFfP3MPEJNvCJMI5gYcmB7YcDnhJaDD0cE5qhkYH4vAZfXBYhBLBfw2spi_aRMoFC-vVuIrYsatHdsCEy_RsZqLk62rgH-Lv7Oas7OtqHBan5BEDlgXWth6QjsK7ECG9LmoPzgGuYE2pdSgFypuAkysAUAzcsrEWJgSs0TZuB0ht29JszA4Qud8gYyobmvWIRB3d0xQMEN2P1WCHb1cVMI8HH0cwzyjAKPMikAUYB_cIiCa4CnKIOym2uIs4cu0MZ4uAfjQ4ORnWcsxsAC7PqnSjAopFgaJJulWqYamZgnmqQBWSbA6jstLRGYi8zSgKEvySCDzyQp_NLSDFwgLmhFlZGxDANLSVFpqiywii1JkgOHDACuV3sm
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5KFetNq-KjakCJp6AmMWkOQdI8TDSPpUmk9BKSNAuC1GIj_n0na6o9FfYw7MC-2G9nv92dWYBrDZkJHc6oQBWxFGRaqkJBJVUo88arSqS5xNzFglBxU_l58jDpwPvKF4bFCf1mwRERUSXivWbr9eL_EMtibyuXt8UbZn08Oolu8S07vsf5K0q8NdJtElmRyZumnsZ8OP7Voa0dagZypS3cZKsNHuzXUeOXslg3Ks4ebBMsb17vQ6ea96Fnrv5e68NO0F55o9iib3kAN08G4Ryk31xs-w5HfCM0xt6UnTJxmEgUJ5xNvEO4cuzEdAWsMfvrYJbG682TjqCL1L86Bm6m3ZVKpVWirOYyRUlG801pjihSKI7-CQw2lXS6WX0JPTcJ_Mz3wpcz2G1UzesqURpAt_78qs7R3NbFBRulH5_Zfhk
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=GAP+FILL+SELF+PLANARIZATION+ON+POST+EPI&rft.inventor=Chen+Po-Chang&rft.inventor=Leu+Po-Hsiung&rft.inventor=Liu+Ding-I&rft.date=2017-03-23&rft.externalDBID=A1&rft.externalDocID=US2017084689A1