SHIFT REGISTER BASED DOWNSAMPLED FLOATING TAP DECISION FEEDBACK EQUALIZATION

Described embodiments receive a signal by a set of fixed taps and a set of floating taps of a receiver, each tap corresponding to a detected symbol. Each of the floating taps is stored in a corresponding shift register to account for process, operating voltage and temperature (PVT) variations of the...

Full description

Saved in:
Bibliographic Details
Main Authors AZIZ PERVEZ M, GAO HAIRONG, KIMURA HIROSHI, MALIPATIL AMARESH V
Format Patent
LanguageEnglish
Published 05.09.2013
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Described embodiments receive a signal by a set of fixed taps and a set of floating taps of a receiver, each tap corresponding to a detected symbol. Each of the floating taps is stored in a corresponding shift register to account for process, operating voltage and temperature (PVT) variations of the receiver without calibration of delay elements. Multiplexing logic selects (i) corresponding floating taps for equalization by coupling selected floating taps to the outputs of the fixed taps, and (ii) different phases of each possible floating tap position. The multiplexing logic prunes and/or amalgamates the phases of each possible floating tap position and selects floating taps based on a magnitude of each phase. A combiner adjusts each output value of the fixed taps and the selected floating taps by a corresponding tap-weight, combines the adjusted values into an output signal and subtracts the output signal from the input signal.
Bibliography:Application Number: US201213540923