Memory device with reduced word line resistance
A memory device includes a plurality of blocks, with each block having a respective array of memory cells and respective local word lines. The memory device also includes a respective switching device coupled between each local word line and a common voltage node. A global word line driver controls...
Saved in:
Main Authors | , |
---|---|
Format | Patent |
Language | English |
Published |
16.08.2007
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A memory device includes a plurality of blocks, with each block having a respective array of memory cells and respective local word lines. The memory device also includes a respective switching device coupled between each local word line and a common voltage node. A global word line driver controls the respective switching devices to turn on for respective local word lines in a row across the blocks including an accessed memory cell. Thus, the common voltage node is in the current path of the accessed memory cell with minimized layout area and resistance of the current path. |
---|---|
Bibliography: | Application Number: US20070787931 |