Floating gate memory cells with increased coupling radio

A method to improve the coupling ratio between a control gate ( 18 ) and a floating gate ( 14 ) of a floating gate non-volatile semiconductor device is described. In a stacked gate floating gate transistor according to the invention, a conductive spacer ( 24 ) is used at both sides of the stack. The...

Full description

Saved in:
Bibliographic Details
Main Authors VAN SCHAIJK ROBERTUS THEODORUS F, VAN DUUREN MICHIEL J
Format Patent
LanguageEnglish
Published 06.10.2005
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A method to improve the coupling ratio between a control gate ( 18 ) and a floating gate ( 14 ) of a floating gate non-volatile semiconductor device is described. In a stacked gate floating gate transistor according to the invention, a conductive spacer ( 24 ) is used at both sides of the stack. The conductive spacer ( 24 ) is galvanically connected to the control gate ( 18 ), preferably by means of a conductive layer ( 34 ), whereas it is separated from the floating gate ( 14 ) by means of an insulating layer ( 22 ). The capacitance (C 1 , C 2 ) between both conductive spacers ( 24 ) and the side walls of the floating gate ( 14 ) adds up to the normal capacitance between control gate ( 18 ) and floating gate ( 14 ).
AbstractList A method to improve the coupling ratio between a control gate ( 18 ) and a floating gate ( 14 ) of a floating gate non-volatile semiconductor device is described. In a stacked gate floating gate transistor according to the invention, a conductive spacer ( 24 ) is used at both sides of the stack. The conductive spacer ( 24 ) is galvanically connected to the control gate ( 18 ), preferably by means of a conductive layer ( 34 ), whereas it is separated from the floating gate ( 14 ) by means of an insulating layer ( 22 ). The capacitance (C 1 , C 2 ) between both conductive spacers ( 24 ) and the side walls of the floating gate ( 14 ) adds up to the normal capacitance between control gate ( 18 ) and floating gate ( 14 ).
Author VAN SCHAIJK ROBERTUS THEODORUS F
VAN DUUREN MICHIEL J
Author_xml – fullname: VAN SCHAIJK ROBERTUS THEODORUS F
– fullname: VAN DUUREN MICHIEL J
BookMark eNrjYmDJy89L5WSwcMvJTyzJzEtXSE8sSVXITc3NL6pUSE7NySlWKM8syVDIzEsuSk0sTk1RSM4vLcgBqSxKTMnM52FgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8aHBRgYGpkaGFiYmpo6GxsSpAgDUuDEK
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Edition 7
ExternalDocumentID US2005218445A1
GroupedDBID EVB
ID FETCH-epo_espacenet_US2005218445A13
IEDL.DBID EVB
IngestDate Fri Aug 16 05:48:35 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US2005218445A13
Notes Application Number: US20030513874
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20051006&DB=EPODOC&CC=US&NR=2005218445A1
ParticipantIDs epo_espacenet_US2005218445A1
PublicationCentury 2000
PublicationDate 20051006
PublicationDateYYYYMMDD 2005-10-06
PublicationDate_xml – month: 10
  year: 2005
  text: 20051006
  day: 06
PublicationDecade 2000
PublicationYear 2005
RelatedCompanies KONINKLIJKE PHILIPS ELECTRONICS N.V
RelatedCompanies_xml – name: KONINKLIJKE PHILIPS ELECTRONICS N.V
Score 2.626608
Snippet A method to improve the coupling ratio between a control gate ( 18 ) and a floating gate ( 14 ) of a floating gate non-volatile semiconductor device is...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Floating gate memory cells with increased coupling radio
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20051006&DB=EPODOC&locale=&CC=US&NR=2005218445A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFPVNp-LHlIDSt2K79MuHIq4fDGEfuFX2Npo2lcJsx9oh_vdewqp72lvIwXEJudzdL3cXgEeqx5xqWaxyylPVsHRHZVRkAtBe5uhmptsS0B-OrEFkvM3NeQuWTS2M7BP6LZsjokYlqO-1vK9X_yCWL3MrqyeW41T5Es5cX2miYzxhmqX4fTeYjP2xp3ieG02V0bukiWjGMF8xVjpAR9oW-hB89EVdymrXqISncDhBfkV9Bi1edODYa_5e68DRcPvkjcOt9lXn4ITLMhZpykRgX-RLJMn-EAG9V0TgqSQvhA9Y8ZQk5UaU2n6SdZzm5QU8hMHMG6gowuJvxYtouisvvYR2URb8CgizjIylLGbcQVcgZo6W6KnGezY6Rvw5Y9fQ3cfpZj_5Fk6azqSa1YV2vd7wO7S5NbuXW_ULtUSFNg
link.rule.ids 230,309,783,888,25576,76882
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFOebTsWPqQGlb8V2_Vh9KOL6QdW1G66VvY2mTaUw27F2iP-9SVh1T3sLCRyXkMvd_XIfAPeKHBNFymKRKCQVVV02RKywSAClnxmylskDDuj7ge5F6utMm7Vg0eTC8Dqh37w4IpWohMp7zd_r5T-IZfPYyuoB53SqfHJD0xYa75jeMEkX7KHpTMb22BIsy4ymQvDO15g3o2rP1Ffao0a2wfodOB9Dlpey3FYq7hHsTyi9oj6GFim60LGa3mtdOPA3X950uJG-6gQMd1HGLEwZMewLfbEg2R_EoPcKMTwV5QWzASuSoqRcs1TbT7SK07w8hTvXCS1PpCzM_3Y8j6bb_Cpn0C7KgpwDwrqa4RTHmBjUFIixISVyKpH-gBpG5DHDF9DbRely9_ItdLzQH81HL8HbFRw2VUolvQfterUm11T_1viGH9svHKWIJg
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Floating+gate+memory+cells+with+increased+coupling+radio&rft.inventor=VAN+SCHAIJK+ROBERTUS+THEODORUS+F&rft.inventor=VAN+DUUREN+MICHIEL+J&rft.date=2005-10-06&rft.externalDBID=A1&rft.externalDocID=US2005218445A1