Leave-behind protective layer having secondary purpose

Stacked transistor structures having a conductive interconnect between upper and lower transistors. In an embodiment, the interconnect is formed by first provisioning a protective layer over an area to be protected (gate dielectric or other sensitive material) of upper transistor, and then etching m...

Full description

Saved in:
Bibliographic Details
Main Authors Huang, Cheng-Ying, Phan, Anh, Bojarski, Stephanie A, Mannebach, Ehren, Lilak, Aaron D, Rachmady, Willy, Dewey, Gilbert, Acton, Orb
Format Patent
LanguageEnglish
Published 28.05.2024
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Stacked transistor structures having a conductive interconnect between upper and lower transistors. In an embodiment, the interconnect is formed by first provisioning a protective layer over an area to be protected (gate dielectric or other sensitive material) of upper transistor, and then etching material adjacent and below the protected area to expose an underlying contact point of lower transistor. A metal is deposited into the void created by the etch to provide the interconnect. The protective layer is resistant to the etch process and is preserved in the structure, and in some cases may be utilized as a work-function metal. In an embodiment, the protective layer is formed by deposition of reactive semiconductor and metal material layers which are subsequently transformed into a work function metal or work function metal-containing compound. A remnant of unreacted reactive semiconductor material may be left in structure and collinear with protective layer.
Bibliography:Application Number: US202217726412