Optimization of semiconductor cell of vertical field effect transistor (VFET)

A vertical field effect transistor (VFET) cell implementing a VFET circuit over a plurality of gate grids includes: a 1st circuit including at least one VFET and provided over at least one gate grid; and a 2nd circuit including at least one VFET and provided over at least one gate grid formed on a l...

Full description

Saved in:
Bibliographic Details
Main Author Do, Jung Ho
Format Patent
LanguageEnglish
Published 14.02.2023
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A vertical field effect transistor (VFET) cell implementing a VFET circuit over a plurality of gate grids includes: a 1st circuit including at least one VFET and provided over at least one gate grid; and a 2nd circuit including at least one VFET and provided over at least one gate grid formed on a left or right side of the 1st circuit, wherein a gate of the VFET of the 1st circuit is configured to share a gate signal or a source/drain signal of the VFET of the 2nd circuit, and the 1st circuit is an (X−1)-contacted poly pitch (CPP) circuit, which is (X−1) CPP wide, converted from an X-CPP circuit which is X CPP wide and performs a same logic function as the (X−1)-CPP circuit, X being an integer greater than 1.
AbstractList A vertical field effect transistor (VFET) cell implementing a VFET circuit over a plurality of gate grids includes: a 1st circuit including at least one VFET and provided over at least one gate grid; and a 2nd circuit including at least one VFET and provided over at least one gate grid formed on a left or right side of the 1st circuit, wherein a gate of the VFET of the 1st circuit is configured to share a gate signal or a source/drain signal of the VFET of the 2nd circuit, and the 1st circuit is an (X−1)-contacted poly pitch (CPP) circuit, which is (X−1) CPP wide, converted from an X-CPP circuit which is X CPP wide and performs a same logic function as the (X−1)-CPP circuit, X being an integer greater than 1.
Author Do, Jung Ho
Author_xml – fullname: Do, Jung Ho
BookMark eNrjYmDJy89L5WTw9S8oyczNrEosyczPU8hPUyhOzc1Mzs9LKU0uyS9SSE7NyQGJlqUWlWQmJ-YopGWm5qQopKalpSaXKJQUJeYVZxaDFGqEubmGaPIwsKYl5hSn8kJpbgZFoLCzh25qQX58anFBYnJqXmpJfGiwoaGphaGxsYWTkTExagAAZTe8
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US11581338B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US11581338B23
IEDL.DBID EVB
IngestDate Fri Jul 19 14:43:36 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US11581338B23
Notes Application Number: US202016941042
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230214&DB=EPODOC&CC=US&NR=11581338B2
ParticipantIDs epo_espacenet_US11581338B2
PublicationCentury 2000
PublicationDate 20230214
PublicationDateYYYYMMDD 2023-02-14
PublicationDate_xml – month: 02
  year: 2023
  text: 20230214
  day: 14
PublicationDecade 2020
PublicationYear 2023
RelatedCompanies SAMSUNG ELECTRONICS CO., LTD
RelatedCompanies_xml – name: SAMSUNG ELECTRONICS CO., LTD
Score 3.44815
Snippet A vertical field effect transistor (VFET) cell implementing a VFET circuit over a plurality of gate grids includes: a 1st circuit including at least one VFET...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Optimization of semiconductor cell of vertical field effect transistor (VFET)
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230214&DB=EPODOC&locale=&CC=US&NR=11581338B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFPVNp6LzgwhS9KFo2_TroQj9Yghdh_tgb8O0KUywHWvFf99L7Jwv-pSQQEgOfneX5Hd3ALfMyVhBtUJ1WW6q1Mi46nCdqwWzcvbI3JxREY2cDK3BlD7PzXkH3jaxMDJP6KdMjoiIyhDvjdTXq-0jVii5lfUDW-JQ9RRPvFBpb8foT-saVULfi0ZpmAZKEHjTsTJ88dDxccR1zEd1vYNutC3QEM18EZWy-m1S4kPYHeFqZXMEHV72YD_YVF7rwV7Sfnhjt8VefQxJiuh-b8MmSVWQWvDaq1IkbK3WRLzAi1FZXxkFTyQ3jXzzNUgjTJLMCELuZnE0uT-BG2yCgYr7WvwIYTEdb49gnEK3rEp-BgQ1WuZw29VtO6e2mbka5abxWliu-LG0i3Po_71O_7_JCzgQAhUMZY1eQrdZf_ArNMANu5aS-wLXq4uI
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFOebTkXnVwQp-lC0W_r1UIT1g6rrNtwHextLm4KC7Vgr_vteYud80aeEBEJy8Lu7JL-7A7hmVsxSqqWqzRJdpZ2YqxZvczVlRsLumZ0wKqKRo74RTujTTJ_V4G0dCyPzhH7K5IiIqBjxXkp9vdw8YnmSW1ncsVccyh-CseMp1e0Y_em2RhWv6_jDgTdwFdd1JiOl_-Kg42OJ61gX1fUWutimQIM_7YqolOVvkxLswfYQV8vKfajxrAkNd115rQk7UfXhjd0Ke8UBRANE93sVNknylBSC155nImFrviLiBV6MyvrKKHgiuWnkm69BSmGSZEYQcjMN_PHtIVxh44Yq7mv-I4T5ZLQ5QucI6lme8WMgqNFii5t22zQTauqxrVGudxapYYsfSzM9gdbf67T-m7yERjiOevPeY__5FHaFcAVbWaNnUC9XH_wcjXHJLqQUvwCPJI57
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Optimization+of+semiconductor+cell+of+vertical+field+effect+transistor+%28VFET%29&rft.inventor=Do%2C+Jung+Ho&rft.date=2023-02-14&rft.externalDBID=B2&rft.externalDocID=US11581338B2