Display panel including compensation semiconductor layer disposed closer to driving semiconductor layer than scan line

The present disclosure provides a display panel. In order to reduce a parasitic capacitance that may occur between a data line and a semiconductor layer and a crosstalk caused by the parasitic capacitance, a display panel includes a substrate, a driving thin film transistor on the substrate, includi...

Full description

Saved in:
Bibliographic Details
Main Authors Bang, Hyunchol, Kim, Sunghwan, Oh, Soohee, Lee, Soyoung, Kang, Chulkyu, Lee, Dongsun
Format Patent
LanguageEnglish
Published 05.04.2022
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The present disclosure provides a display panel. In order to reduce a parasitic capacitance that may occur between a data line and a semiconductor layer and a crosstalk caused by the parasitic capacitance, a display panel includes a substrate, a driving thin film transistor on the substrate, including a driving semiconductor layer and a driving gate electrode, a compensation thin film transistor on the substrate, including a compensation semiconductor layer and a compensation gate electrode, a node connection line electrically connecting the driving thin film transistor to the compensation thin film transistor, a scan line extending in a first direction on the substrate, and a gate connection line electrically connected to the scan line, which includes the compensation gate electrode, wherein the compensation semiconductor layer is closer to the driving semiconductor layer than the scan line when viewed on a plane.
Bibliography:Application Number: US202016988764