Memory device resilient to cyber-attacks and malfunction
A non-volatile memory (NVM) integrated circuit device includes an NVM array of memory cells partitioned into a first physical region to store a first firmware stack and a second physical region to store a second firmware stack. The NVM integrated circuit device also includes a processing device that...
Saved in:
Main Authors | , , , |
---|---|
Format | Patent |
Language | English |
Published |
15.02.2022
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A non-volatile memory (NVM) integrated circuit device includes an NVM array of memory cells partitioned into a first physical region to store a first firmware stack and a second physical region to store a second firmware stack. The NVM integrated circuit device also includes a processing device that enables a host microcontroller to execute in place the first firmware stack stored within a first set of logical addresses that is mapped to the first physical region. The processing device tracks accesses, by the host microcontroller, to the first set of logical addresses. The processing device, in response to detecting one of a certain number or a certain type of the accesses by the host microcontroller, initiates a recovery operation including to remap the first set of logical addresses to the second physical region. |
---|---|
AbstractList | A non-volatile memory (NVM) integrated circuit device includes an NVM array of memory cells partitioned into a first physical region to store a first firmware stack and a second physical region to store a second firmware stack. The NVM integrated circuit device also includes a processing device that enables a host microcontroller to execute in place the first firmware stack stored within a first set of logical addresses that is mapped to the first physical region. The processing device tracks accesses, by the host microcontroller, to the first set of logical addresses. The processing device, in response to detecting one of a certain number or a certain type of the accesses by the host microcontroller, initiates a recovery operation including to remap the first set of logical addresses to the second physical region. |
Author | Van Antwerpen, Hans Rosner, Stephan Avanindra, Avi Ostrikov, Sergey |
Author_xml | – fullname: Rosner, Stephan – fullname: Avanindra, Avi – fullname: Van Antwerpen, Hans – fullname: Ostrikov, Sergey |
BookMark | eNrjYmDJy89L5WSw8E3NzS-qVEhJLctMTlUoSi3OzMlMzStRKMlXSK5MSi3STSwpSUzOLlZIzEtRyE3MSSvNSy7JzM_jYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxocGGhkYmlmYWlk5GxsSoAQAohzB8 |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
ExternalDocumentID | US11249689B2 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US11249689B23 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:04:58 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US11249689B23 |
Notes | Application Number: US202017066599 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220215&DB=EPODOC&CC=US&NR=11249689B2 |
ParticipantIDs | epo_espacenet_US11249689B2 |
PublicationCentury | 2000 |
PublicationDate | 20220215 |
PublicationDateYYYYMMDD | 2022-02-15 |
PublicationDate_xml | – month: 02 year: 2022 text: 20220215 day: 15 |
PublicationDecade | 2020 |
PublicationYear | 2022 |
RelatedCompanies | Cypress Semiconductor Corporation |
RelatedCompanies_xml | – name: Cypress Semiconductor Corporation |
Score | 3.3871086 |
Snippet | A non-volatile memory (NVM) integrated circuit device includes an NVM array of memory cells partitioned into a first physical region to store a first firmware... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | CALCULATING COMPUTING COUNTING ELECTRIC COMMUNICATION TECHNIQUE ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY PHYSICS TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
Title | Memory device resilient to cyber-attacks and malfunction |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220215&DB=EPODOC&locale=&CC=US&NR=11249689B2 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5Kfd60KlofrCC5BZuY5yEITVqKkLbYVnoru5sEKjUtzYr03zsTUutFr7Ow7C7MfDO737cD8IAphWtwy9elZ3PdMoWlC9tNdG5LsyWEz_2MxMlx3-lNrJepPa3B-1YLU_4T-lV-jogeJdHfVRmvV7tLrKjkVhaPYo6m5XN3HERaVR2bJkGYFrWDznAQDUItDIPJSOu_BgY1WXY8v43heg_TaJfoX523NqlSVr8hpXsC-0OcLVenUEvzBhyF285rDTiMqwfvBhyUDE1ZoLHywuIMvJjosRuWpOTmDAvm-YJkjUwtmdyIdK1zpUg7z3iesA--IPCiPZ3DfbczDns6Lmb2s_PZZLRb99MF1PNlnl4Cc32RYWXnJi2ZWYYhPZEZrmg5aZb4JuYUV9D8e57mf4PXcEynSLRkw76Bulp_preIukrclcf1DRKyhvM |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8JAEJ4QfOBNUaP4WhPTWyOtLW0PjQktBJUCETDcyO62TTBYCKwx_HtnGhAvep1NJjOTzGt3vlmAOywpHINbni5dm-uWKSxd2E6sc1uaVSE87qUETo46tdbQeh7ZowK8b7Aw-Z7Qr3w5InqURH9Xebyeby-xwny2cnkvJkiaPTYHfqitu2PTpBSmhXW_0euG3UALAn_Y1zqvvkGfLNdcr47hegdLbJf27Dfe6oRKmf9OKc1D2O0ht0wdQSHJylAKNj-vlWE_Wj94l2Evn9CUSySuvXB5DG5E47ErFifk5gwb5smUYI1MzZhciWShc6UIO894FrMPPqXkRTqdwG2zMQhaOgoz_tF8POxv5X44hWI2y5IzYI4nUuzsnLgqU8swpCtSwxHVWpLGnok1xTlU_uZT-e_wBkqtQdQet586LxdwQBalEWXDvoSiWnwmV5iBlbjOTfcNjviJ4w |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Memory+device+resilient+to+cyber-attacks+and+malfunction&rft.inventor=Rosner%2C+Stephan&rft.inventor=Avanindra%2C+Avi&rft.inventor=Van+Antwerpen%2C+Hans&rft.inventor=Ostrikov%2C+Sergey&rft.date=2022-02-15&rft.externalDBID=B2&rft.externalDocID=US11249689B2 |