Structure and method to achieve large strain in NS without addition of stack-generated defects

A stack for a semiconductor device and a method for making the stack are disclosed. The stack comprises a plurality of sacrificial layers in which each sacrificial layer comprises a first lattice parameter; and at least one channel layer comprising a second lattice parameter that is different from t...

Full description

Saved in:
Bibliographic Details
Main Authors Rodder, Mark S, Kittl, Jorge A, Bowen, Robert C, Hegde, Ganesh
Format Patent
LanguageEnglish
Published 07.05.2019
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A stack for a semiconductor device and a method for making the stack are disclosed. The stack comprises a plurality of sacrificial layers in which each sacrificial layer comprises a first lattice parameter; and at least one channel layer comprising a second lattice parameter that is different from the first lattice parameter and in which each channel layer is disposed between and in contact with two sacrificial layers. The stack is formed on an underlayer in which a sacrificial layer is in contact with the underlayer. The underlayer comprises a third lattice parameter that substantially matches the lattice parameter that the plurality of sacrificial layers and the at least one channel layer would have if the plurality of sacrificial layers and the at least one channel layer were was allow to relax coherently.
Bibliography:Application Number: US201615086015