All-nmos 4-transistor non-volatile memory cell

A non-volatile memory cell includes NMOS programming, read, erase, and control transistors having gate electrodes connected to a storage node. The erase and control transistors have interconnected source, drain, and bulk electrodes. The cell is programmed by setting source, drain, bulk, and gate ele...

Full description

Saved in:
Bibliographic Details
Main Authors POPLEVINE, PAVEL, FRANKLIN, ANDREW J, LIN, HENGYANG (JAMES), KHAN, UMER
Format Patent
LanguageChinese
English
Published 11.08.2014
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A non-volatile memory cell includes NMOS programming, read, erase, and control transistors having gate electrodes connected to a storage node. The erase and control transistors have interconnected source, drain, and bulk electrodes. The cell is programmed by setting source, drain, bulk, and gate electrodes of all transistors to a positive voltage. An inhibiting voltage is applied to source, drain, and bulk electrodes of the read transistor, while setting source and drain electrodes of the programming transistor to the positive voltage and the bulk electrode of the programming transistor to the positive voltage or the inhibiting voltage. Source, drain, and bulk electrodes of the control transistor are then ramped to a negative control voltage while ramping source, drain, and bulk electrodes of the erase transistor to a negative erase voltage and then back to the positive voltage. Source, drain. bulk, and gate electrodes of the programming, erase, and control transistors are then returned to the positive voltag
Bibliography:Application Number: TW201099145116