Method for manufacturing complementary metal oxide semiconductor transistor

The present invention provides a method for manufacturing complementary metal oxide semiconductor transistor on a semiconductor chip. The semiconductor chip comprises a substrate,a first gate on the substrate for forming the PMOS transistor of the CMOS transistor, and a second gate on the substrate...

Full description

Saved in:
Bibliographic Details
Main Authors SHENG, YIUNG, CHEN, CHIN-LAI, HUANG, CHENG-TUNG, HSU, SHIHIEH
Format Patent
LanguageEnglish
Published 07.06.2001
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The present invention provides a method for manufacturing complementary metal oxide semiconductor transistor on a semiconductor chip. The semiconductor chip comprises a substrate,a first gate on the substrate for forming the PMOS transistor of the CMOS transistor, and a second gate on the substrate for forming the NMOS transistor. The manufacturing method comprises: firstly forming a plurality of the first spacers on both sides of the two gates; next, conducting a first ion implantation process to form a first doping area in the substrate on both sides of the first gate as the heavily doping drain of the PMOS transistor; then, conducting a cleaning process to reduce the width of the plurality of the first spacers; conducting a second ion implantation process to form a second doping area in the substrate on both sides of the second gate as the heavily doping drain of the NMOS transistor; finally, forming a plurality of second spacers on both sides of the two gates, and forming the source and the drain of the PMOS transistor and the NMOS transistor in the substrate on both sides of the two gates.
AbstractList The present invention provides a method for manufacturing complementary metal oxide semiconductor transistor on a semiconductor chip. The semiconductor chip comprises a substrate,a first gate on the substrate for forming the PMOS transistor of the CMOS transistor, and a second gate on the substrate for forming the NMOS transistor. The manufacturing method comprises: firstly forming a plurality of the first spacers on both sides of the two gates; next, conducting a first ion implantation process to form a first doping area in the substrate on both sides of the first gate as the heavily doping drain of the PMOS transistor; then, conducting a cleaning process to reduce the width of the plurality of the first spacers; conducting a second ion implantation process to form a second doping area in the substrate on both sides of the second gate as the heavily doping drain of the NMOS transistor; finally, forming a plurality of second spacers on both sides of the two gates, and forming the source and the drain of the PMOS transistor and the NMOS transistor in the substrate on both sides of the two gates.
Author HUANG, CHENG-TUNG
CHEN, CHIN-LAI
SHENG, YIUNG
HSU, SHIHIEH
Author_xml – fullname: SHENG, YIUNG
– fullname: CHEN, CHIN-LAI
– fullname: HUANG, CHENG-TUNG
– fullname: HSU, SHIHIEH
BookMark eNqFi7sOwjAMADPAwOsb8A-wtF1Yi0BIiK0SY2UlLkRK7ChxJPh7OrAz3Q13a7NgYVqZ2530JQ4myRCR64RWa_b8BCsxBYrEivkDkRQDyNs7gkLRW2FXrc6XZuTiy6xbs5wwFNr9uDH7y3k4XQ-UZKSS0BKTjsOja49N0_V9-7_4AkFpN_Y
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Edition 7
ExternalDocumentID TW439224BB
GroupedDBID EVB
ID FETCH-epo_espacenet_TW439224BB3
IEDL.DBID EVB
IngestDate Fri Jul 19 12:37:14 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_TW439224BB3
Notes Application Number: TW20000100948
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010607&DB=EPODOC&CC=TW&NR=439224B
ParticipantIDs epo_espacenet_TW439224BB
PublicationCentury 2000
PublicationDate 20010607
PublicationDateYYYYMMDD 2001-06-07
PublicationDate_xml – month: 06
  year: 2001
  text: 20010607
  day: 07
PublicationDecade 2000
PublicationYear 2001
RelatedCompanies UNITED MICROELECTRONICS CORP
RelatedCompanies_xml – name: UNITED MICROELECTRONICS CORP
Score 2.5380425
Snippet The present invention provides a method for manufacturing complementary metal oxide semiconductor transistor on a semiconductor chip. The semiconductor chip...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Method for manufacturing complementary metal oxide semiconductor transistor
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010607&DB=EPODOC&locale=&CC=TW&NR=439224B
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1NS8NAFHzUKupNq1K_9yC5BRMbd-0hCPkoRUlbJNreSjYfRbCb0qSo_96320S99BYSsrwNTGY3eTMDcBN1LWpRo6Oz2JQRZl0Z5M5MHZkr4VKRcKfc9oMB7b9aT5P7SQNmtRZG-YR-KnNERFSMeC_V-3rx9xHLU72VxS1_x1P5Yy-0Pa3eHeMGx2Ca59j-aOgNXc117XCsDV5s5F0kK2cLtuUaWprs-2-OlKQs_vNJ7wB2RjiUKA-hkYoW7Ll17FoLdoPqbzceVsArjuA5UEnPBJeYZB6JldQjKIEhUT3h6xbw5TeZY9UfJP_CqZFC9r3nQhq64l2lJCXlCXIM1z0_dPs6VjX9nf80HFfVO50TaIpcpG0gCE0eM2YmMsc7Sy2eUJpFPIk5oip5yE6hvWmUs82XzmF_3WRFdYNdQLNcrtJLZN2SX6kn9gPXuYlS
link.rule.ids 230,309,786,891,25594,76903
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwdV1NT8JAEJ0gGvGmqMFP9mB6a6RSd-XQmLSFoNBCTBVuDdsPYiItoSXqv3d2adULt2abbmY3mb6d9s17ADezjk512mqrLNCEhVlHGLkzTUXkCrnoSLiTavuOS_uv-vP0flqBedkLI3VCP6U4ImZUgPmey_f18u8jli25ldktf8eh9LHnGbZSVsdY4LSYYptGdzyyR5ZiWYY3UdwXA3EXwcrcgV2G9aCsk95M0ZKy_I8nvUPYG-NUSX4ElSipQ80qbdfqsO8Uf7vxski87BgGjnR6JnjEJItZshb9CLLBkEhO-IYCvvomC4z6g6RfuDSSCd57mghBV3wqF6AkNUFOoNnrelZfxaj83_X73qSI3myfQjVJk6gBBFOTB4xpofDxjiOdh5TGMx4GHLMqfIjPoLFtlvPtt5pQ63vO0B8-uYMLONgQrqjaYpdQzVfr6AoROOfXcvd-AGjWjDw
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Method+for+manufacturing+complementary+metal+oxide+semiconductor+transistor&rft.inventor=SHENG%2C+YIUNG&rft.inventor=CHEN%2C+CHIN-LAI&rft.inventor=HUANG%2C+CHENG-TUNG&rft.inventor=HSU%2C+SHIHIEH&rft.date=2001-06-07&rft.externalDBID=B&rft.externalDocID=TW439224BB