Clock data calibration circuit

A clock data calibration circuit includes a first comparator, a multi-phase clock generator, a plurality of samplers, a plurality of data comparator and a data selector. The first comparator compares a first input data with a second input data to generate a data signal. The multi-phase clock generat...

Full description

Saved in:
Bibliographic Details
Main Authors TSENG, YU-HSIN, LIN, ZHI-XIN, CHANG, YUNG-SUNG, GAO, JING-ZHI
Format Patent
LanguageChinese
English
Published 01.11.2022
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A clock data calibration circuit includes a first comparator, a multi-phase clock generator, a plurality of samplers, a plurality of data comparator and a data selector. The first comparator compares a first input data with a second input data to generate a data signal. The multi-phase clock generator generates a plurality of clock signals, and the clock signals are divided into a plurality of clock groups. The sampler samples the data signal according to the clock groups to respectively generator a plurality of first sampled data signal groups. The data comparators respectively sample the first sampled data groups according to a plurality of selected clocks to generate a plurality of second sampled data groups. Each data comparator generates a plurality of status flags according to a variation state of a plurality of second sampled data. The data selector generates a plurality of output data signals according to the status flags.
AbstractList A clock data calibration circuit includes a first comparator, a multi-phase clock generator, a plurality of samplers, a plurality of data comparator and a data selector. The first comparator compares a first input data with a second input data to generate a data signal. The multi-phase clock generator generates a plurality of clock signals, and the clock signals are divided into a plurality of clock groups. The sampler samples the data signal according to the clock groups to respectively generator a plurality of first sampled data signal groups. The data comparators respectively sample the first sampled data groups according to a plurality of selected clocks to generate a plurality of second sampled data groups. Each data comparator generates a plurality of status flags according to a variation state of a plurality of second sampled data. The data selector generates a plurality of output data signals according to the status flags.
Author LIN, ZHI-XIN
CHANG, YUNG-SUNG
TSENG, YU-HSIN
GAO, JING-ZHI
Author_xml – fullname: TSENG, YU-HSIN
– fullname: LIN, ZHI-XIN
– fullname: CHANG, YUNG-SUNG
– fullname: GAO, JING-ZHI
BookMark eNrjYmDJy89L5WSQc87JT85WSEksSVRITszJTCpKLMnMz1NIzixKLs0s4WFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8SHhRgZGRibGQOhoTIwaAMYsJkg
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID TW202243434A
GroupedDBID EVB
ID FETCH-epo_espacenet_TW202243434A3
IEDL.DBID EVB
IngestDate Fri Jul 19 14:39:52 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language Chinese
English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_TW202243434A3
Notes Application Number: TW202110113597
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20221101&DB=EPODOC&CC=TW&NR=202243434A
ParticipantIDs epo_espacenet_TW202243434A
PublicationCentury 2000
PublicationDate 20221101
PublicationDateYYYYMMDD 2022-11-01
PublicationDate_xml – month: 11
  year: 2022
  text: 20221101
  day: 01
PublicationDecade 2020
PublicationYear 2022
RelatedCompanies FARADAY TECHNOLOGY CORP
RelatedCompanies_xml – name: FARADAY TECHNOLOGY CORP
Score 3.5614738
Snippet A clock data calibration circuit includes a first comparator, a multi-phase clock generator, a plurality of samplers, a plurality of data comparator and a data...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
Title Clock data calibration circuit
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20221101&DB=EPODOC&locale=&CC=TW&NR=202243434A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSTM1NEsztkzTNUlMNtY1SUlK1LVITDXWNTZOS7E0MkhOSzQB7Ub29TPzCDXxijCNYGLIgu2FAZ8TWg4-HBGYo5KB-b0EXF4XIAaxXMBrK4v1kzKBQvn2biG2LmrQ3rERqDtjqObiZOsa4O_i76zm7GwbEq7mFwSWA22iNHFkZmAFNqPNQcu_XMOcQLtSCpCrFDdBBrYAoGl5JUIMTFUZwgyczrCb14QZOHyhE95AJjTvFYswyDkD651sBdCSTgVgwIK6uSB3KiRnFiWXZpaIMii6uYY4e-gCLYqH-yo-JBzhJmMxBhZgbz9VgkEh0TTZ0CTZICkx0TjFJM3QIDE10dwozdgiOdEU2FRKM5dkkMJtjhQ-SWkGLhAHspFOhoGlpKg0VRZYo5YkyYGDAgDQb3qa
link.rule.ids 230,309,783,888,25578,76884
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSTM1NEsztkzTNUlMNtY1SUlK1LVITDXWNTZOS7E0MkhOSzQB7Ub29TPzCDXxijCNYGLIgu2FAZ8TWg4-HBGYo5KB-b0EXF4XIAaxXMBrK4v1kzKBQvn2biG2LmrQ3rERqDtjqObiZOsa4O_i76zm7GwbEq7mFwSWA22iNHFkZmAFNrEtQOfsu4Y5gXalFCBXKW6CDGwBQNPySoQYmKoyhBk4nWE3rwkzcPhCJ7yBTGjeKxZhkHMG1jvZCqAlnQrAgAV1c0HuVEjOLEouzSwRZVB0cw1x9tAFWhQP91V8SDjCTcZiDCzA3n6qBINCommyoUmyQVJionGKSZqhQWJqorlRmrFFcqIpsKmUZi7JIIXbHCl8kvIMnB4hvj7xPp5-3tIMXCAJyKY6GQaWkqLSVFlg7VqSJAcOFgC37X2K
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Clock+data+calibration+circuit&rft.inventor=TSENG%2C+YU-HSIN&rft.inventor=LIN%2C+ZHI-XIN&rft.inventor=CHANG%2C+YUNG-SUNG&rft.inventor=GAO%2C+JING-ZHI&rft.date=2022-11-01&rft.externalDBID=A&rft.externalDocID=TW202243434A