Semiconductor devices and methods for fabricating the same

In a method, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate structure is formed over the fin structure. The first semiconductor layers are etched at a source/drain region of the fin structure, which is not c...

Full description

Saved in:
Bibliographic Details
Main Authors CHIANG, HUNG-LI, HUANG, SZU-WEI, CHEN, TZUIANG, CHEN, CHIH-LIANG, GUO, TA-PEN, CHENG, CHAOING, YANG, YU-LIN, CHEN, I-SHENG
Format Patent
LanguageChinese
English
Published 01.04.2019
Subjects
Online AccessGet full text

Cover

Loading…
Abstract In a method, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate structure is formed over the fin structure. The first semiconductor layers are etched at a source/drain region of the fin structure, which is not covered by the sacrificial gate structure, thereby forming a first source/drain space in which the second semiconductor layers are exposed. A dielectric layer is formed at the first source/drain space, thereby covering the exposed second semiconductor layers. The dielectric layer and part of the second semiconductor layers are etched, thereby forming a second source/drain space. A source/drain epitaxial layer is formed in the second source/drain space. At least one of the second semiconductor layers is in contact with the source/drain epitaxial layer, and at least one of the second semiconductor layers is separated from the source/drain epitaxial layer.
AbstractList In a method, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate structure is formed over the fin structure. The first semiconductor layers are etched at a source/drain region of the fin structure, which is not covered by the sacrificial gate structure, thereby forming a first source/drain space in which the second semiconductor layers are exposed. A dielectric layer is formed at the first source/drain space, thereby covering the exposed second semiconductor layers. The dielectric layer and part of the second semiconductor layers are etched, thereby forming a second source/drain space. A source/drain epitaxial layer is formed in the second source/drain space. At least one of the second semiconductor layers is in contact with the source/drain epitaxial layer, and at least one of the second semiconductor layers is separated from the source/drain epitaxial layer.
Author CHEN, TZUIANG
CHEN, I-SHENG
HUANG, SZU-WEI
GUO, TA-PEN
CHENG, CHAOING
CHEN, CHIH-LIANG
CHIANG, HUNG-LI
YANG, YU-LIN
Author_xml – fullname: CHIANG, HUNG-LI
– fullname: HUANG, SZU-WEI
– fullname: CHEN, TZUIANG
– fullname: CHEN, CHIH-LIANG
– fullname: GUO, TA-PEN
– fullname: CHENG, CHAOING
– fullname: YANG, YU-LIN
– fullname: CHEN, I-SHENG
BookMark eNrjYmDJy89L5WSwCk7NzUzOz0spTS7JL1JISS3LTE4tVkjMS1HITS3JyE8pVkgDiqclJhVlJieWZOalK5RkpCoUJ-am8jCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSS-JBwIwNDS0NjCyNDR2Ni1AAAklow-g
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID TW201913821A
GroupedDBID EVB
ID FETCH-epo_espacenet_TW201913821A3
IEDL.DBID EVB
IngestDate Fri Aug 23 06:57:10 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language Chinese
English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_TW201913821A3
Notes Application Number: TW20187120761
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190401&DB=EPODOC&CC=TW&NR=201913821A
ParticipantIDs epo_espacenet_TW201913821A
PublicationCentury 2000
PublicationDate 20190401
PublicationDateYYYYMMDD 2019-04-01
PublicationDate_xml – month: 04
  year: 2019
  text: 20190401
  day: 01
PublicationDecade 2010
PublicationYear 2019
RelatedCompanies TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
RelatedCompanies_xml – name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
Score 3.3210773
Snippet In a method, a fin structure, in which first semiconductor layers and second semiconductor layers are alternately stacked, is formed. A sacrificial gate...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Semiconductor devices and methods for fabricating the same
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190401&DB=EPODOC&locale=&CC=TW&NR=201913821A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_mFPVNpzLnBxGkb8W5tqkVirh-MIR9oNXtbSRN5geYjrUi-NebpJ3zRd-SHByXwOXukrvfAZzT9hVxWdo2VaKNaTsWNyn2qElwh2Hicssiqt65P8C9R_tu4kxq8LashdE4oZ8aHFFqVCr1vdD39Xz1iBXq3Mr8gr7KpewmTvzQqKJjad1kvGCEXT8aDcNhYASBn4yNwb2mKbi9y9s1WFdutMLZj566qipl_tukxDuwMZLcRLELta-XBmwFy85rDdjsVx_ecljpXr4H1w8qjz0TCqA1WyDGtY4jIhgq20DnSDqgaEZo2flHPCPp3KGcvPN9OIujJOiZUojpz46nyXglr3UAdZEJ3gTJQUHnsA6b8dTG1CKUM9fDysi4Dre9Q2j9zaf1H_EIttWkTEk5hnqx-OAn0toW9FQf0zc4XYVL
link.rule.ids 230,309,786,891,25594,76903
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_mFOebTmXOrwjSt-Jcv5wwxLUrVfeFVre3kiyZH2A71orgX-8l3Zwv-hZycCSBX-4uufsdwCmrXVCHj2u6TLTRTcsQOrMbTKd2ndvUEYZBZb1zt2cHj-btyBoV4G1RC6N4Qj8VOSIiaox4z9R9PV0-YnkqtzI9Y684lVz5YdPT5tExWjeMFzSv1WwP-l7f1Vy3GQ613r2SSbq98-sVWHUwJFSh0lNLVqVMf5sUfxPWBqgtzrag8PVShpK76LxWhvXu_MMbh3Pspdtw-SDz2JNYErQmM8KFwjihMSd5G-iUoANKJpTlnX_iZ4LOHUnpu9iBE78duoGOi4h-dhyFw-V6jV0oxkksKoAaJHUOr_OJGJs2MygT3GnY0sg4ljAbe1D9W0_1P-ExlIKw24k6N727fdiQgjw95QCK2exDHKLlzdiROrJvmQuINQ
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Semiconductor+devices+and+methods+for+fabricating+the+same&rft.inventor=CHIANG%2C+HUNG-LI&rft.inventor=HUANG%2C+SZU-WEI&rft.inventor=CHEN%2C+TZUIANG&rft.inventor=CHEN%2C+CHIH-LIANG&rft.inventor=GUO%2C+TA-PEN&rft.inventor=CHENG%2C+CHAOING&rft.inventor=YANG%2C+YU-LIN&rft.inventor=CHEN%2C+I-SHENG&rft.date=2019-04-01&rft.externalDBID=A&rft.externalDocID=TW201913821A