Semiconductor packaging substrate for lessening deformation

Disclosed is a semiconductor packaging substrate for lessening deformation, mainly including a flexible dielectric layer, a plurality of leads on the dielectric layer, a plurality of reinforcing metal patterns, and a solder resist layer. The leads and the reinforcing metal patterns both are formed o...

Full description

Saved in:
Bibliographic Details
Main Authors LI, MING-HSUN, HUNG, TZUNG-LI
Format Patent
LanguageChinese
English
Published 16.06.2008
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Disclosed is a semiconductor packaging substrate for lessening deformation, mainly including a flexible dielectric layer, a plurality of leads on the dielectric layer, a plurality of reinforcing metal patterns, and a solder resist layer. The leads and the reinforcing metal patterns both are formed on a same surface of the dielectric layer, wherein the reinforcing metal patterns are used for compensating some areas lack of the leads. The solder resist layer is also formed on the dielectric layer to cover parts of the leads and to cover or expose the reinforcing metal patterns depending on its application. By locations and mesh-like shape of the reinforcing metal patterns, crease or deformation of the dielectric layer will be lessened.
AbstractList Disclosed is a semiconductor packaging substrate for lessening deformation, mainly including a flexible dielectric layer, a plurality of leads on the dielectric layer, a plurality of reinforcing metal patterns, and a solder resist layer. The leads and the reinforcing metal patterns both are formed on a same surface of the dielectric layer, wherein the reinforcing metal patterns are used for compensating some areas lack of the leads. The solder resist layer is also formed on the dielectric layer to cover parts of the leads and to cover or expose the reinforcing metal patterns depending on its application. By locations and mesh-like shape of the reinforcing metal patterns, crease or deformation of the dielectric layer will be lessened.
Author HUNG, TZUNG-LI
LI, MING-HSUN
Author_xml – fullname: LI, MING-HSUN
– fullname: HUNG, TZUNG-LI
BookMark eNrjYmDJy89L5WSwDk7NzUzOz0spTS7JL1IoSEzOTkzPzEtXKC5NKi4pSixJVUgDiuekFhen5oHEU1KB_NzEksz8PB4G1rTEnOJUXijNzaDo5hri7KGbWpAfn1oMNCs1L7UkPiTcyMDAwsjMyMzE0ZgYNQAmIDI4
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID TW200826264A
GroupedDBID EVB
ID FETCH-epo_espacenet_TW200826264A3
IEDL.DBID EVB
IngestDate Fri Jul 19 12:29:45 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language Chinese
English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_TW200826264A3
Notes Application Number: TW20060146127
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20080616&DB=EPODOC&CC=TW&NR=200826264A
ParticipantIDs epo_espacenet_TW200826264A
PublicationCentury 2000
PublicationDate 20080616
PublicationDateYYYYMMDD 2008-06-16
PublicationDate_xml – month: 06
  year: 2008
  text: 20080616
  day: 16
PublicationDecade 2000
PublicationYear 2008
RelatedCompanies CHIPMOS TECHNOLOGIES INC
RelatedCompanies_xml – name: CHIPMOS TECHNOLOGIES INC
Score 2.8103557
Snippet Disclosed is a semiconductor packaging substrate for lessening deformation, mainly including a flexible dielectric layer, a plurality of leads on the...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Semiconductor packaging substrate for lessening deformation
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20080616&DB=EPODOC&locale=&CC=TW&NR=200826264A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMU1JSUtOS03VtbRMNtI1ASYaXQujlFTdRGBnKA3YPEkyNwZtcPb1M_MINfGKMI1gYsiC7YUBnxNaDj4cEZijkoH5vQRcXhcgBrFcwGsri_WTMoFC-fZuIbYuarDesQWwejJTc3GydQ3wd_F3VnN2tg0JV_MLAssZARvvJo7MDKzAZrQ5KDe4hjmBdqUUIFcpboIMbAFA0_JKhBiYqjKEGTidYTevCTNw-EInvIFMaN4rFmGwDgatY8_PAx3Qml-kAHR2NviGIYViYN4HnzGrAGyAKuSADgMHDXYopKTCdyaKMii6uYY4e-gCXREP93J8SDjCwcZiDCx5-XmpEgwKZhamRiapqaampkZJwJrXMAk0imeYZG5kYGpqnJZqIskghdscKXyS0gxckJUQZrqGZjIMLCVFpamywOq2JEkOHE4AMBiE_A
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3rS8MwED_mFOc3nYrOVwXpt6J9pO2QIq4Pqu6FVrdvZW1TfNGOtSL413uJ6-YX_RYSOC4hv9zlcvcLwBlJkjROKZXa7ViRNNw0kqkkVJrgZShF9yQyVFbg3Ovr_qN2OybjGrxWtTCcJ_STkyMiomLEe8nP6-kyiOXw3MriPHrBrvzKCyxHrG7HJponXXQ6ljscOANbtG0rGIn9ez6moPOuXa_AKrrYBkOD-9RhVSnT3ybF24S1IUrLyi2ofT03oWFXP681Yb03f_DG5hx7xTZcPrA89jxjBK35TEC13_gPQ0KB2OccswI6oMI7IwNnwQ4hoYvKxB049dzA9iXUIlxMOQxGS4XVXahneUb3QNBNomiUEkKUCC2vHLEonhwZygUhakq1fWj9Laf13-AJNPyg1w27N_27A9j4yYrQJVk_hHo5-6BHaHrL6Jiv2TeX5Ifv
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Semiconductor+packaging+substrate+for+lessening+deformation&rft.inventor=LI%2C+MING-HSUN&rft.inventor=HUNG%2C+TZUNG-LI&rft.date=2008-06-16&rft.externalDBID=A&rft.externalDocID=TW200826264A