SYSTEM-ON-CHIP HAVING MERGED FRC AND VIDEO CODEC AND FRAME RATE CONVERTING METHOD THEREOF

The present invention relates to a system-on-chip having a merged frame rate converter and a video codec, and a frame rate conversion method thereof. According to an embodiment of the present invention, the system-on-chip having the merged frame rate converter and the video codec comprises: a motion...

Full description

Saved in:
Bibliographic Details
Main Authors AN JEEHOON, BYUN JUWON
Format Patent
LanguageEnglish
Korean
Published 01.06.2020
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The present invention relates to a system-on-chip having a merged frame rate converter and a video codec, and a frame rate conversion method thereof. According to an embodiment of the present invention, the system-on-chip having the merged frame rate converter and the video codec comprises: a motion estimation part calculating a motion vector of an input image; a motion compensation part compensating a motion of the input image by using the motion vector; and a parameter generator which controls to filter motion-compensated image data by transmitting the same to a deblocking filter of the video codec. Therefore, the system-on-chip can reduce a chip area without deteriorating the performance thereof and reduce costs of configuring the system-on-chip. 본 발명의 실시 예에 따른 비디오 코덱을 포함하는 시스템 온 칩은, 입력 영상의 움직임 벡터를 계산하는 움직임 추정부, 상기 움직임 벡터를 사용하여 상기 입력 영상의 움직임을 보상하는 움직임 보상부, 그리고 상기 움직임이 보상된 이미지 데이터를 상기 비디오 코덱의 디블록킹 필터로 전달하여 필터링하도록 제어하는 파라미터 생성기를 포함한다.
AbstractList The present invention relates to a system-on-chip having a merged frame rate converter and a video codec, and a frame rate conversion method thereof. According to an embodiment of the present invention, the system-on-chip having the merged frame rate converter and the video codec comprises: a motion estimation part calculating a motion vector of an input image; a motion compensation part compensating a motion of the input image by using the motion vector; and a parameter generator which controls to filter motion-compensated image data by transmitting the same to a deblocking filter of the video codec. Therefore, the system-on-chip can reduce a chip area without deteriorating the performance thereof and reduce costs of configuring the system-on-chip. 본 발명의 실시 예에 따른 비디오 코덱을 포함하는 시스템 온 칩은, 입력 영상의 움직임 벡터를 계산하는 움직임 추정부, 상기 움직임 벡터를 사용하여 상기 입력 영상의 움직임을 보상하는 움직임 보상부, 그리고 상기 움직임이 보상된 이미지 데이터를 상기 비디오 코덱의 디블록킹 필터로 전달하여 필터링하도록 제어하는 파라미터 생성기를 포함한다.
Author BYUN JUWON
AN JEEHOON
Author_xml – fullname: AN JEEHOON
– fullname: BYUN JUWON
BookMark eNqNi70KwjAURjPo4N87XHAOhIpFx5DcNEWayG0IdCpF4iRpob4_CvUBnD7O4XxbtspjThvWtV0bsOHecWXrO1gZa1dBg1ShBkMKpNMQa40elNe4sCHZIJAM-JUuIoXlFKzXECwSerNn6-fwmtPhtzt2NBiU5Wka-zRPwyPl9O5vVIhCCFGK8-UqT_9VH9lKM4U
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 병합된 프레임율 컨버터와 비디오 코덱을 갖는 시스템 온 칩 및 그것의 프레임율 변환 방법
ExternalDocumentID KR20200060589A
GroupedDBID EVB
ID FETCH-epo_espacenet_KR20200060589A3
IEDL.DBID EVB
IngestDate Fri Aug 02 08:53:24 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Korean
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_KR20200060589A3
Notes Application Number: KR20180144616
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200601&DB=EPODOC&CC=KR&NR=20200060589A
ParticipantIDs epo_espacenet_KR20200060589A
PublicationCentury 2000
PublicationDate 20200601
PublicationDateYYYYMMDD 2020-06-01
PublicationDate_xml – month: 06
  year: 2020
  text: 20200601
  day: 01
PublicationDecade 2020
PublicationYear 2020
RelatedCompanies SAMSUNG ELECTRONICS CO., LTD
RelatedCompanies_xml – name: SAMSUNG ELECTRONICS CO., LTD
Score 3.2486422
Snippet The present invention relates to a system-on-chip having a merged frame rate converter and a video codec, and a frame rate conversion method thereof. According...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
PICTORIAL COMMUNICATION, e.g. TELEVISION
Title SYSTEM-ON-CHIP HAVING MERGED FRC AND VIDEO CODEC AND FRAME RATE CONVERTING METHOD THEREOF
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200601&DB=EPODOC&locale=&CC=KR&NR=20200060589A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gGvVNUeMHmiaavS2CG8M9EDPajiHZRspc4IlspEuMBojM-O973UB54q0f6aVtevdre71fAR4MAzEyk4Zut0w8oGSm1FPc1eqIDu3EMBGjpIod9gPLezNfx61xBT43sTAFT-hPQY6IGjVDfc8Le738v8RixdvK1WP6jkWLFzfqMG19On4q6EU01u3wYchCqlHaGQgtEGVdQ_kAbWcP9tVGWjHt87ir4lKW26DinsDBEOXN81OofCxqcEQ3f6_V4NBfu7wxuda-1RlMRpNRxH0drR_1-kPiOXE_6BGfix5nxBWUOAEjcZ_xkNCQ8TLvCsfnRDgRx8Ig5iIqG0VeyEjkccFD9xzuXR5RT8c-Tv-mZDoQ2wMyLqA6X8zlJRA7mTWM9Lmd2YplJ5OJlTTTVjtp4ooxpG1dQX2XpOvd1TdwrLLlU6k6VPOvb3mLoJynd8Vc_gLpqIcL
link.rule.ids 230,309,786,891,25594,76906
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gGvFNUeMHahPN3hbBAXMPxIy2YxO2kVIXeCIb2RKjASIz_vveNlCeeGt7adNeevfr1_0K8KBpiJFJrKlGq4kblKQZqxGualVEBz3UmohRcRY77Hpt-635Om6NS_C5iYXJeUJ_cnJEtKgZ2nua--vl_yEWy99Wrh6jdyxavFiyw5T17vgppxdRWLfDhz7zqUJppy8UTxSyenYHaJh7sK9n_LzZ4inoZnEpy21QsY7hYIjtzdMTKH0sqlChm7_XqnDorq-8Mbm2vtUpTEaTkeSuit6P2s6Q2GbgeD3ictHjjFiCEtNjJHAY9wn1GS_yljBdToQpORZ6AReyqCRtnxFpc8F96wzuLS6prWIfp38qmfbF9oC0cyjPF_P4AogRzupa9KwnRsayk8RhO2xELT1s4IzRYqN9CbVdLV3tFt9BxZbuYDpwvP41HGWi4tlUDcrp13d8gwCdRre5Xn8BY8qJ-A
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SYSTEM-ON-CHIP+HAVING+MERGED+FRC+AND+VIDEO+CODEC+AND+FRAME+RATE+CONVERTING+METHOD+THEREOF&rft.inventor=AN+JEEHOON&rft.inventor=BYUN+JUWON&rft.date=2020-06-01&rft.externalDBID=A&rft.externalDocID=KR20200060589A