SEMICONDUCTOR MEMORY DEVICE AND METHOD THEREOF

A semiconductor memory device and an operation method thereof are provided to reduce test initialization time by performing hidden test operation using CBR(CAS Before RAS) refresh. A memory cell array(10) comprises a plurality of memory cells connected between a plurality of word lines and a plurali...

Full description

Saved in:
Bibliographic Details
Main Author SONG, YOON GYU
Format Patent
LanguageEnglish
Published 15.01.2008
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A semiconductor memory device and an operation method thereof are provided to reduce test initialization time by performing hidden test operation using CBR(CAS Before RAS) refresh. A memory cell array(10) comprises a plurality of memory cells connected between a plurality of word lines and a plurality of bit lines as writing data applied to the bit line or reading and outputting the data to the bit line. An address decoder selects at least one word line in response to a refresh address and selects all of the plurality of bit lines in response to a hidden write signal, when CBR(CAS Before RAS) refresh operation is requested in a test mode. A hidden write control circuit(34) generates the hidden write signal, when the CBR refresh operation is requested in the test mode. A refresh address generation circuit(30) generates the refresh address, when the CBR refresh operation is requested in the test mode. A data input circuit(54) applies the data to the plurality of bit lines, when the CBR refresh operation is requested in the test mode.
AbstractList A semiconductor memory device and an operation method thereof are provided to reduce test initialization time by performing hidden test operation using CBR(CAS Before RAS) refresh. A memory cell array(10) comprises a plurality of memory cells connected between a plurality of word lines and a plurality of bit lines as writing data applied to the bit line or reading and outputting the data to the bit line. An address decoder selects at least one word line in response to a refresh address and selects all of the plurality of bit lines in response to a hidden write signal, when CBR(CAS Before RAS) refresh operation is requested in a test mode. A hidden write control circuit(34) generates the hidden write signal, when the CBR refresh operation is requested in the test mode. A refresh address generation circuit(30) generates the refresh address, when the CBR refresh operation is requested in the test mode. A data input circuit(54) applies the data to the plurality of bit lines, when the CBR refresh operation is requested in the test mode.
Author SONG, YOON GYU
Author_xml – fullname: SONG, YOON GYU
BookMark eNrjYmDJy89L5WTQC3b19XT293MJdQ7xD1LwdfX1D4pUcHEN83R2VXD0cwGKhHj4uyiEeLgGufq78TCwpiXmFKfyQmluBmU31xBnD93Ugvz41OKCxOTUvNSSeO8gIwMDCwMDA1MLA0tHY-JUAQB4WihY
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
ExternalDocumentID KR20080005809A
GroupedDBID EVB
ID FETCH-epo_espacenet_KR20080005809A3
IEDL.DBID EVB
IngestDate Fri Jul 19 11:27:12 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_KR20080005809A3
Notes Application Number: KR20060064624
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20080115&DB=EPODOC&CC=KR&NR=20080005809A
ParticipantIDs epo_espacenet_KR20080005809A
PublicationCentury 2000
PublicationDate 20080115
PublicationDateYYYYMMDD 2008-01-15
PublicationDate_xml – month: 01
  year: 2008
  text: 20080115
  day: 15
PublicationDecade 2000
PublicationYear 2008
RelatedCompanies SAMSUNG ELECTRONICS CO., LTD
RelatedCompanies_xml – name: SAMSUNG ELECTRONICS CO., LTD
Score 2.6930318
Snippet A semiconductor memory device and an operation method thereof are provided to reduce test initialization time by performing hidden test operation using CBR(CAS...
SourceID epo
SourceType Open Access Repository
SubjectTerms INFORMATION STORAGE
PHYSICS
STATIC STORES
Title SEMICONDUCTOR MEMORY DEVICE AND METHOD THEREOF
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20080115&DB=EPODOC&locale=&CC=KR&NR=20080005809A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5qfd60WnxUCSi5RRuyefQQpN3dEC3JlpiWeirZPECQtJiIf99N2mhPvc7AMDvwzczuzgPgwepbUWomSMm4lijIUBPhBzWkJH2LGyoXCW9WNQp7vuFO0etcn7fgs-mFqeeE_tTDEQWiYoH3svbXq_9HLFLXVhZP_EOQls9OaBO5uR1bVYYjk5FNJ4wwLGNsjwPZD9a8aodefzDcg32RSJsVHuhsVPWlrLaDinMKBxMhLy_PoJXmHTjGze61Dhx5my_vDhzWNZpxIYgbHBbn8PhWmY_5ZIpDFkge9VjwLhE6e8FUGvpEUEKXESl0aUCZcwH3Dg2xqwgVFn8nXoyDbX21LrTzZZ5eghTruhVFRpQhdYDM1IxQlsVaxjkX1DhCV9DbJel6N_sGTtblEKqi6j1ol1_f6a2IuSW_q031CxuugEk
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8JAEJ4gPvCmqPGB2kTTW5Wm2wcHYmB3myK0S2oheGq6fSQmphCp8e-7LaCcuM4kk9lJvpnZ3XkAPFptK0rNBCkZ1xIFGWoi_KCGlKRtcUPlIuHNykZh1zOcCXqd6bMafG56Yao5oT_VcESBqFjgvaj89eL_EYtUtZXLZ_4hSPMXO-gSeXM7tsoMRyb9Lh0zwrCMcXfoy56_4pU79Nqd3h7siyTbLPFAp_2yL2WxHVTsEzgYC3l5cQq1NG9CA292rzXhyF1_eTfhsKrRjJeCuMbh8gye3krzMY9McMB8yaUu898lQqcDTKWeRwQlcBiRAof6lNnn8GDTADuKUCH8O3E49Lf11S6gns_z9BKkWNetKDKiDKkdZKZmhLIs1jLOuaDGEbqC1i5J17vZ99BwAncUjgbe8AaOV6URqqLqLagXX9_prYi_Bb-rzPYLS3mDPA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SEMICONDUCTOR+MEMORY+DEVICE+AND+METHOD+THEREOF&rft.inventor=SONG%2C+YOON+GYU&rft.date=2008-01-15&rft.externalDBID=A&rft.externalDocID=KR20080005809A