A method for forming a self-aligned contact of a semiconductor device

PURPOSE: A method for forming an SAC(Self Aligned Contact) of a semiconductor device is provided to prevent degradation due to over-etch of an etch barrier layer in SAC processing. CONSTITUTION: A conductive line including a polysilicon layer(17) and a hard mask is formed on a substrate(11). A lower...

Full description

Saved in:
Bibliographic Details
Main Author SEO, JAE BEOM
Format Patent
LanguageEnglish
Korean
Published 06.07.2004
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
Abstract PURPOSE: A method for forming an SAC(Self Aligned Contact) of a semiconductor device is provided to prevent degradation due to over-etch of an etch barrier layer in SAC processing. CONSTITUTION: A conductive line including a polysilicon layer(17) and a hard mask is formed on a substrate(11). A lower insulating layer(25) is formed on the resultant structure. The hard mask is exposed by planarizing the lower insulating layer. The first groove is formed by removing the exposed hard mask to partially remain the hard mask on the polysilicon layer. The second groove is formed by etching the lower insulating layer using the different etching selectivity to the hard mask. A nitride layer(35) is filled in the second groove. An interlayer dielectric is formed on the resultant structure. A contact hole is formed by selectively etching the interlayer dielectric. A landing plug(43) is formed in the contact hole. 본 발명은 반도체소자의 자기정렬적인 콘택 형성방법에 관한 것으로, 자기정렬적인 콘택 공정시 식각장벽층의 과도식각에 의한 소자의 특성 열화를 방지하기 위하여, 도전배선 표면에 하부절연층을 형성하고, 상기 도전배선 상부의 하드마스크층을 노출시키는 평탄화식각공정으로 상기 하부절연층을 식각하고, 상기 하드마스크층 소정깊이 식각하여 제1홈을 형성하고, 상기 하드마스크층과 하부절연층의 식각선택비 차이를 이용하여 상기 하부절연층의 표면을 소정두께 습식식각하여 제2홈을 형성하고, 이를 매립하는 질화막을 형성하고, 후속공정으로 자기정렬적인 콘택공정을 실시함으로써 상기 도전배선과 콘택플러그간의 절연 특성 열화를 방지하여 반도체소자의 특성 및 신뢰성을 향상시키고 그에 따른 반도체소자의 고집적화를 가능하게 하는 기술이다.
AbstractList PURPOSE: A method for forming an SAC(Self Aligned Contact) of a semiconductor device is provided to prevent degradation due to over-etch of an etch barrier layer in SAC processing. CONSTITUTION: A conductive line including a polysilicon layer(17) and a hard mask is formed on a substrate(11). A lower insulating layer(25) is formed on the resultant structure. The hard mask is exposed by planarizing the lower insulating layer. The first groove is formed by removing the exposed hard mask to partially remain the hard mask on the polysilicon layer. The second groove is formed by etching the lower insulating layer using the different etching selectivity to the hard mask. A nitride layer(35) is filled in the second groove. An interlayer dielectric is formed on the resultant structure. A contact hole is formed by selectively etching the interlayer dielectric. A landing plug(43) is formed in the contact hole. 본 발명은 반도체소자의 자기정렬적인 콘택 형성방법에 관한 것으로, 자기정렬적인 콘택 공정시 식각장벽층의 과도식각에 의한 소자의 특성 열화를 방지하기 위하여, 도전배선 표면에 하부절연층을 형성하고, 상기 도전배선 상부의 하드마스크층을 노출시키는 평탄화식각공정으로 상기 하부절연층을 식각하고, 상기 하드마스크층 소정깊이 식각하여 제1홈을 형성하고, 상기 하드마스크층과 하부절연층의 식각선택비 차이를 이용하여 상기 하부절연층의 표면을 소정두께 습식식각하여 제2홈을 형성하고, 이를 매립하는 질화막을 형성하고, 후속공정으로 자기정렬적인 콘택공정을 실시함으로써 상기 도전배선과 콘택플러그간의 절연 특성 열화를 방지하여 반도체소자의 특성 및 신뢰성을 향상시키고 그에 따른 반도체소자의 고집적화를 가능하게 하는 기술이다.
Author SEO, JAE BEOM
Author_xml – fullname: SEO, JAE BEOM
BookMark eNrjYmDJy89L5WRwdVTITS3JyE9RSMsvAuHczLx0hUSF4tScNN3EnMz0vNQUheT8vJLE5BKF_DSwTG4mUCClNLkEqCMltSwzOZWHgTUtMac4lRdKczMou7mGOHvophbkx6cWFyQmp-allsR7BxkZGJgYGJgZGBsbOBoTpwoAdwk1Ag
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 반도체소자의 자기정렬적인 콘택 형성방법
Edition 7
ExternalDocumentID KR20040060330A
GroupedDBID EVB
ID FETCH-epo_espacenet_KR20040060330A3
IEDL.DBID EVB
IngestDate Fri Aug 30 05:46:20 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Korean
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_KR20040060330A3
Notes Application Number: KR20020087100
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040706&DB=EPODOC&CC=KR&NR=20040060330A
ParticipantIDs epo_espacenet_KR20040060330A
PublicationCentury 2000
PublicationDate 20040706
PublicationDateYYYYMMDD 2004-07-06
PublicationDate_xml – month: 07
  year: 2004
  text: 20040706
  day: 06
PublicationDecade 2000
PublicationYear 2004
RelatedCompanies HYNIX SEMICONDUCTOR INC
RelatedCompanies_xml – name: HYNIX SEMICONDUCTOR INC
Score 2.5655365
Snippet PURPOSE: A method for forming an SAC(Self Aligned Contact) of a semiconductor device is provided to prevent degradation due to over-etch of an etch barrier...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title A method for forming a self-aligned contact of a semiconductor device
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040706&DB=EPODOC&locale=&CC=KR&NR=20040060330A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR3bSsMw9DCnqG86FS9TAkrfitVe91Bk64Xh2IUyZW8jSdMhbu2wFX_fk3bVPe0hIeSQkNu5JeecADyYNqfMNjkeXswMm3XUznNsqyicc00IxlksnZOHI6v_ZrzOzFkDlrUvTBkn9KcMjogYxRHfi5Jer_8vsfzStjJ_ZB9Ylb2EU9dXau0Y1RPNUvyeG0zG_thTPM8dRMooqmCapaH63t2DfRSkbYkPwXtP-qWst5lKeAIHE-wvLU6h8Zm14Mir_15rweFw8-SNxQ325WcQdEn14TNBSVOmFfIdQkkulomK8vQCSSaRtueUFyRLSsgKdzqVMV2xRSwkWTiH-zCYen0VxzP_m_58EG0PXr-AZpql4hKIfOJCfkvNp4QaVNdZrDvUMizhCCw5xhW0d_V0vRt8A8eVlYo0j2tDs_j6FrfIgAt2V67bLxe2iRA
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1dT8Iw8IJoxDdFjR-oTTR7W5zuCx4WA_vIFDbIgoY30m7FGGEjbsa_73UD5YmHNk0vbfp1X-3dFeBON2PKTD3Gw4uZZrKO3HlMTBmF81jhnMUsEc7JQWj4r9rLRJ_UYL72hSnjhP6UwRERo2LE96Kk18v_SyyntK3M79kHVmVP3thypLV2jOqJYkhOz3JHQ2doS7Zt9SMpjCqYYiiovnd3YBeFbFPgg_vWE34py02m4h3C3gj7S4sjqH1mTWjY67_XmrAfrJ68sbjCvvwY3C6pPnwmKGmKtEC-QyjJ-Xwmozz9jiSTCNtzGhckm5WQBe50KmK6YouEC7JwAreeO7Z9Gccz_Zv-tB9tDl49hXqapfwMiHjiQn5L9YcZ1aiqskRtU0MzeJtjqa2dQ2tbTxfbwTfQ8MfBYDp4DvuXcFBZrAhTuRbUi69vfoXMuGDX5Rr-ArEyjAM
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=A+method+for+forming+a+self-aligned+contact+of+a+semiconductor+device&rft.inventor=SEO%2C+JAE+BEOM&rft.date=2004-07-06&rft.externalDBID=A&rft.externalDocID=KR20040060330A