Method of manufacturing a capacitor in a semiconductor device
PURPOSE: A method for manufacturing a capacitor of a semiconductor device is provided to increase reliability and to form a capacitor having high capacitance even in a device of 0.1 micrometer, by making a diffusion barrier layer no exposed even when misalignment happens, so that a high-temperature...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English Korean |
Published |
04.01.2002
|
Edition | 7 |
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | PURPOSE: A method for manufacturing a capacitor of a semiconductor device is provided to increase reliability and to form a capacitor having high capacitance even in a device of 0.1 micrometer, by making a diffusion barrier layer no exposed even when misalignment happens, so that a high-temperature annealing process is enabled. CONSTITUTION: The first oxide layer(12) and a nitride layer(13) are formed on a semiconductor substrate(11) having a predetermined structure. A predetermined region of the nitride layer and the first oxide layer is etched to form a contact hole exposing a predetermined region of the semiconductor substrate. A polysilicon layer(14), an ohmic contact layer and a diffusion barrier layer(16) are sequentially formed not to bury the contact hole completely. A seed layer(17) and an aluminum oxide layer are formed on the resultant structure, and the aluminum oxide layer is blank-etched to form a spacer on the sidewall of the contact hole. A glue layer and the second oxide layer are sequentially formed on the resultant structure. A predetermined region of the second oxide layer and the glue layer is etched to form a dummy oxide layer pattern. After the aluminum oxide layer spacer is eliminated, a platinum layer(21) is formed on the dummy oxide layer pattern to form a storage electrode. The second oxide layer, the glue layer and the exposed seed layer are removed. After a high dielectric layer(22) is formed on the resultant structure, an upper electrode(23) is formed.
본 발명은 반도체 소자의 캐패시터 제조 방법에 관한 것으로, 플러그가 형성된 콘택홀 측벽에 알루미늄 산화막으로 스페이서를 형성하여 저장 전극을 형성하기 위한 더미 산화막 패턴 공정에서 플러그의 확산 방지막이 노출되지 않도록 함으로써 소자의 신뢰성을 향상시킬 수 있는 반도체 소자의 캐패시터 제조 방법이 제시된다. |
---|---|
AbstractList | PURPOSE: A method for manufacturing a capacitor of a semiconductor device is provided to increase reliability and to form a capacitor having high capacitance even in a device of 0.1 micrometer, by making a diffusion barrier layer no exposed even when misalignment happens, so that a high-temperature annealing process is enabled. CONSTITUTION: The first oxide layer(12) and a nitride layer(13) are formed on a semiconductor substrate(11) having a predetermined structure. A predetermined region of the nitride layer and the first oxide layer is etched to form a contact hole exposing a predetermined region of the semiconductor substrate. A polysilicon layer(14), an ohmic contact layer and a diffusion barrier layer(16) are sequentially formed not to bury the contact hole completely. A seed layer(17) and an aluminum oxide layer are formed on the resultant structure, and the aluminum oxide layer is blank-etched to form a spacer on the sidewall of the contact hole. A glue layer and the second oxide layer are sequentially formed on the resultant structure. A predetermined region of the second oxide layer and the glue layer is etched to form a dummy oxide layer pattern. After the aluminum oxide layer spacer is eliminated, a platinum layer(21) is formed on the dummy oxide layer pattern to form a storage electrode. The second oxide layer, the glue layer and the exposed seed layer are removed. After a high dielectric layer(22) is formed on the resultant structure, an upper electrode(23) is formed.
본 발명은 반도체 소자의 캐패시터 제조 방법에 관한 것으로, 플러그가 형성된 콘택홀 측벽에 알루미늄 산화막으로 스페이서를 형성하여 저장 전극을 형성하기 위한 더미 산화막 패턴 공정에서 플러그의 확산 방지막이 노출되지 않도록 함으로써 소자의 신뢰성을 향상시킬 수 있는 반도체 소자의 캐패시터 제조 방법이 제시된다. |
Author | YOO, YONG SIK |
Author_xml | – fullname: YOO, YONG SIK |
BookMark | eNrjYmDJy89L5WSw9U0tychPUchPU8hNzCtNS0wuKS3KzEtXSFRITixITM4syS9SyMwDcotTczOT8_NSSpNBQimpZZnJqTwMrGmJOcWpvFCam0HZzTXE2UM3tSA_PrUYqD81L7Uk3jvIyMAAiIDAxMLRmDhVANwEMoY |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | 반도체 소자의 캐패시터 제조 방법 |
Edition | 7 |
ExternalDocumentID | KR20020000048A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_KR20020000048A3 |
IEDL.DBID | EVB |
IngestDate | Fri Aug 23 07:01:31 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English Korean |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_KR20020000048A3 |
Notes | Application Number: KR20000033979 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020104&DB=EPODOC&CC=KR&NR=20020000048A |
ParticipantIDs | epo_espacenet_KR20020000048A |
PublicationCentury | 2000 |
PublicationDate | 20020104 |
PublicationDateYYYYMMDD | 2002-01-04 |
PublicationDate_xml | – month: 01 year: 2002 text: 20020104 day: 04 |
PublicationDecade | 2000 |
PublicationYear | 2002 |
RelatedCompanies | HYNIX SEMICONDUCTOR INC |
RelatedCompanies_xml | – name: HYNIX SEMICONDUCTOR INC |
Score | 2.5281932 |
Snippet | PURPOSE: A method for manufacturing a capacitor of a semiconductor device is provided to increase reliability and to form a capacitor having high capacitance... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | ELECTRICITY |
Title | Method of manufacturing a capacitor in a semiconductor device |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020104&DB=EPODOC&locale=&CC=KR&NR=20020000048A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1ZS8NAEB5qFfVNq-JRJaDkLdiSTZo8BLE5KJa0JVTpW9kjgVJNSpPi33d2bbRPfdsDhj2Ya2e_GYCnFJ0bM-uYhugR1yAW6xrMdYRhE8bxwh1uMQlOjkf24J28zaxZAz5rLIzKE_qtkiMiR3Hk90rJ69X_I1ag_laWz2yBQ8VLNPUCvfaOZWyX6EHfCyfjYOzrvu8NE32U_M4pg9h5PYBDaUjLTPvhR1_iUla7SiU6g6MJ0surc2gsixac-HXttRYcx9uQNza33FdegBercs9akWlfNN9ITIICGWpU46jzODLnWlvk2C3ll_cil7lccUikUhxcwmMUTv2BgeuY_217Pkx2F21eQTMv8vQaNJc6KaeCdzKTEvQ43B5lFu2aopsxKxP2DbT3UbrdP30Hp6riiXxmIG1oVutNeo-Kt2IP6rx-AMA6hs0 |
link.rule.ids | 230,309,786,891,25594,76904 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gGvFNUeMH6hLN3hYh62B7WIzsI1MYEDINb6TttoSoG2Ej_vteK1OeeGuvyaUfubvetb87gIcEnRs9beta3COWRgzW0ZhlxlqXMI4HbnKDCXByOOoGb-R1Zsxq8FlhYWSe0G-ZHBEliqO8l1JfL_-DWK78W1k8sgWS8ic_sl218o7F2y5R3b7tTcbu2FEdxx5M1dH0d0xeiM3nPdjvoVMoMu17732BS1luGxX_GA4myC8rT6D2kTeh4VS115pwGG6evLG5kb7iFOxQlntW8lT5otlaYBIkyFChCkebx1E4V8oiw24hvrznmcjliqQ4EergDO59L3ICDecx_1v2fDDdnrR-DvUsz5ILUCxqJpzGvJ3qlKDHYfUoM2hHjzspM9K4ewmtXZyudg_fQSOIwuF8-DIaXMORrH4iQg6kBfVytU5u0AiX7Fbu3Q80som4 |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Method+of+manufacturing+a+capacitor+in+a+semiconductor+device&rft.inventor=YOO%2C+YONG+SIK&rft.date=2002-01-04&rft.externalDBID=A&rft.externalDocID=KR20020000048A |