SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE

PURPOSE: To realize high accuracy and low power consumption by slectrically isolating an element formation region for forming a clock generating circuit and an element formation region for constituting a digital circuit, which is formed on a semiconductor substrate. CONSTITUTION: Sence amplifier 2 a...

Full description

Saved in:
Bibliographic Details
Main Authors YAHATA HIDEHARU, KOKUBO MASARU, MIYASHITA HIROKI, NAKAGOME YOSHINOBU, OKUDA YUICHI
Format Patent
LanguageEnglish
Korean
Published 15.05.2001
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
Abstract PURPOSE: To realize high accuracy and low power consumption by slectrically isolating an element formation region for forming a clock generating circuit and an element formation region for constituting a digital circuit, which is formed on a semiconductor substrate. CONSTITUTION: Sence amplifier 2 are formed in respective memory cell arrays 1 of a memory chip where these amplifiers 2 are provided such that they are made to exist in the interior of respective triple wells forming the memory cell arrays 1. A DLL (clock generating circuit) analog part 3 is provided in the interior of a triple well in the central part of the memory chip, a triple well in the analog part 3 is provided so that it is made to be isolated from the triple wells including the arrays and the amplifiers 2 to make them adjacent to the part 3, and DLL digital parts 4 are made to exist on the outside of the triple wells. As a result, a low power consumption in a semiconductor integrated circuit device can be achieved with high accuracy. 외부단자에서 입력된 입력클록신호를 가변지연회로에서 지연한 지연신호에 의거한 신호와, 상기 입력클록신호를 위상비교회로에서 위상비교하고, 양자가 일치하도록 제어회로에서 상기 가변지연회로의 지연시간을 제어하여 내부클록신호를 형성하는 클록발생회로에 있어서, 상기 클록발생회로와 그것에 의해 형성된 클록신호에 의해 동작하는 내부회로를 공통의 반도체 기판상에 형성하고, 상기 클록발생회로가 형성되는 소자형성영역과, 상기 반도체기판상에 형성되는 상기 디지털회로를 구성하는 소자형성영역을 소자분리기술에 의해 전기적으로 분리한다. 전원경로도 다른 디지털회로와 독립시킨다.
AbstractList PURPOSE: To realize high accuracy and low power consumption by slectrically isolating an element formation region for forming a clock generating circuit and an element formation region for constituting a digital circuit, which is formed on a semiconductor substrate. CONSTITUTION: Sence amplifier 2 are formed in respective memory cell arrays 1 of a memory chip where these amplifiers 2 are provided such that they are made to exist in the interior of respective triple wells forming the memory cell arrays 1. A DLL (clock generating circuit) analog part 3 is provided in the interior of a triple well in the central part of the memory chip, a triple well in the analog part 3 is provided so that it is made to be isolated from the triple wells including the arrays and the amplifiers 2 to make them adjacent to the part 3, and DLL digital parts 4 are made to exist on the outside of the triple wells. As a result, a low power consumption in a semiconductor integrated circuit device can be achieved with high accuracy. 외부단자에서 입력된 입력클록신호를 가변지연회로에서 지연한 지연신호에 의거한 신호와, 상기 입력클록신호를 위상비교회로에서 위상비교하고, 양자가 일치하도록 제어회로에서 상기 가변지연회로의 지연시간을 제어하여 내부클록신호를 형성하는 클록발생회로에 있어서, 상기 클록발생회로와 그것에 의해 형성된 클록신호에 의해 동작하는 내부회로를 공통의 반도체 기판상에 형성하고, 상기 클록발생회로가 형성되는 소자형성영역과, 상기 반도체기판상에 형성되는 상기 디지털회로를 구성하는 소자형성영역을 소자분리기술에 의해 전기적으로 분리한다. 전원경로도 다른 디지털회로와 독립시킨다.
Author MIYASHITA HIROKI
OKUDA YUICHI
NAKAGOME YOSHINOBU
KOKUBO MASARU
YAHATA HIDEHARU
Author_xml – fullname: YAHATA HIDEHARU
– fullname: KOKUBO MASARU
– fullname: MIYASHITA HIROKI
– fullname: NAKAGOME YOSHINOBU
– fullname: OKUDA YUICHI
BookMark eNrjYmDJy89L5WRQD3b19XT293MJdQ7xD1Lw9AtxdQ9yDHF1UXD2DHIO9QxRcHEN83R25WFgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFicmpeakl8d5BRgYGhgYGxpYWxiaOxsSpAgB1ISaN
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
DocumentTitleAlternate 반도체 집적회로장치
Edition 7
ExternalDocumentID KR20010039834A
GroupedDBID EVB
ID FETCH-epo_espacenet_KR20010039834A3
IEDL.DBID EVB
IngestDate Fri Aug 09 05:01:31 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Korean
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_KR20010039834A3
Notes Application Number: KR20000048250
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010515&DB=EPODOC&CC=KR&NR=20010039834A
ParticipantIDs epo_espacenet_KR20010039834A
PublicationCentury 2000
PublicationDate 20010515
PublicationDateYYYYMMDD 2001-05-15
PublicationDate_xml – month: 05
  year: 2001
  text: 20010515
  day: 15
PublicationDecade 2000
PublicationYear 2001
RelatedCompanies HITACHI, LTD
RelatedCompanies_xml – name: HITACHI, LTD
Score 2.516326
Snippet PURPOSE: To realize high accuracy and low power consumption by slectrically isolating an element formation region for forming a clock generating circuit and an...
SourceID epo
SourceType Open Access Repository
SubjectTerms AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRIC ELEMENTS
BASIC ELECTRONIC CIRCUITRY
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INFORMATION STORAGE
PHYSICS
PULSE TECHNIQUE
SEMICONDUCTOR DEVICES
STATIC STORES
Title SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010515&DB=EPODOC&locale=&CC=KR&NR=20010039834A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gfr4pSvxAs0QznxbZ1jL2sBjohiCBkboR3si6bonRMOJm_PftCihPvN4l1_aS312vvQ-AB4NzYfewoZkRYhrizNYinOgaZnFq8DRFSFaljcatfoheZ3hWgc9NLYzsE_ojmyMKRMUC74W018v_RyxX5lbmT-xdkLLnXuC46iY61suRJarbdbyJ7_pEJcQZUnVMV7ymabdN1NmDfXGRtsoEMG_aLetSlttOpXcKBxMhb1GcQeUjq8Ex2cxeq8HRaP3lXYNDmaMZ54K4xmF-Do9vpfr8sRuSwKdK2df2hXaEEVLIgJJwECiuNx0Q7wLue15A-ppYe_531PmQbm_UrEN1kS2SS1AsjnirHVtNOzFQKqKCFk-ZbrYjLgAb4egKGrskXe9m38DJKrcKazpuQLX4-k5uhbMt2J3U0S_Yzn28
link.rule.ids 230,309,783,888,25578,76884
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gfuCbosQP1CWa-bTItnaMB2KgGzJhG5mD8LZs65YYDSNuxn_froDyxOtdcm0vubtee_c7gAeFUub3sCKpIYokRKOOFOJElnAUpwpNU4R4V5rtaMMpep3jeQU-N70wHCf0h4MjMouKmb0X3F8v_x-xDF5bmT9F74yUPQ_8riFusmO5HFkiGv2uOXENl4iEdEee6HgrXkvt6Crq7cE-u2TrJdK-OeuXfSnL7aAyOIGDCZO3KE6h8pHVoUY2s9fqcGSvv7zrcMhrNOOcEdd2mJ_B41upPtcxpsR3PaHEtX3xeswJCcTyyNTyBcOcWcQ8h_uB6ZOhxNYO_o4ajLztjaoNqC6yRXIBQpsiqulxu9VJFJSyrECjaSSrekiZwYY4vITmLklXu9l3UBv69jgYW87oGo5XdVZYknETqsXXd3LDAm8R3XJ9_QLmPoCs
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SEMICONDUCTOR+INTEGRATED+CIRCUIT+DEVICE&rft.inventor=YAHATA+HIDEHARU&rft.inventor=KOKUBO+MASARU&rft.inventor=MIYASHITA+HIROKI&rft.inventor=NAKAGOME+YOSHINOBU&rft.inventor=OKUDA+YUICHI&rft.date=2001-05-15&rft.externalDBID=A&rft.externalDocID=KR20010039834A