METHOD FOR FORMING FINE CONTACT OF SEMICONDUCTOR DEVICE USING INSULATING SPACER
PURPOSE: A method for forming a fine contact of a semiconductor device is provided to improve isolation property between adjacent conductive layers and to prevent damage of a junction region by forming an insulating spacer at inner walls of a groove. CONSTITUTION: An interlayer dielectric(17) and a...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English Korean |
Published |
09.11.2004
|
Edition | 7 |
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | PURPOSE: A method for forming a fine contact of a semiconductor device is provided to improve isolation property between adjacent conductive layers and to prevent damage of a junction region by forming an insulating spacer at inner walls of a groove. CONSTITUTION: An interlayer dielectric(17) and a conductive layer(8) are sequentially stacked on a substrate(1) having gate electrodes. A planarized insulating layer(10) and an etch barrier layer are sequentially formed on the resultant structure. A groove is formed to expose the conductive layer by etching the etch barrier layer and the planarized insulating layer. The exposed conductive layer is etched by isotropic etching, thereby exposing the interlayer dielectric. An insulating spacer(12) is formed at inner walls of the groove. Then, a contact hole is formed to expose the substrate.
본 발명은 반도체소자의 미세콘택 형성방법에 관한 것으로, 반도체기판에 소자분리막, 불순물 접합영역 및 게이트전극을 형성하고 전체표면상부에 층간절연막을 형성한 다음, 상기 층간절연막 상부에 도전층을 일정두께 형성하고, 상기 반도체기판 상부에 평탄화절연막과 식각장벽층을 형성한 다음, 상기 반도체기판 콘택 예정부분의 식각장벽층과 평탄화절연막을 식각하여 상기 도전층을 노출시키는 홈을 형성하고, 상기 도전층을 등방성식각한 다음, 상기 홈의 측벽에 절연막 스페이서를 형성하는 식각공정으로 콘택홀을 형성하는 공정으로 안정되고 용이하게 미세콘택을 형성함으로써 반도체소자의 특성 및 신뢰성을 향상시키고 그에 따른 반도체소자의 고집적화를 가능하게 하는 기술이다. |
---|---|
AbstractList | PURPOSE: A method for forming a fine contact of a semiconductor device is provided to improve isolation property between adjacent conductive layers and to prevent damage of a junction region by forming an insulating spacer at inner walls of a groove. CONSTITUTION: An interlayer dielectric(17) and a conductive layer(8) are sequentially stacked on a substrate(1) having gate electrodes. A planarized insulating layer(10) and an etch barrier layer are sequentially formed on the resultant structure. A groove is formed to expose the conductive layer by etching the etch barrier layer and the planarized insulating layer. The exposed conductive layer is etched by isotropic etching, thereby exposing the interlayer dielectric. An insulating spacer(12) is formed at inner walls of the groove. Then, a contact hole is formed to expose the substrate.
본 발명은 반도체소자의 미세콘택 형성방법에 관한 것으로, 반도체기판에 소자분리막, 불순물 접합영역 및 게이트전극을 형성하고 전체표면상부에 층간절연막을 형성한 다음, 상기 층간절연막 상부에 도전층을 일정두께 형성하고, 상기 반도체기판 상부에 평탄화절연막과 식각장벽층을 형성한 다음, 상기 반도체기판 콘택 예정부분의 식각장벽층과 평탄화절연막을 식각하여 상기 도전층을 노출시키는 홈을 형성하고, 상기 도전층을 등방성식각한 다음, 상기 홈의 측벽에 절연막 스페이서를 형성하는 식각공정으로 콘택홀을 형성하는 공정으로 안정되고 용이하게 미세콘택을 형성함으로써 반도체소자의 특성 및 신뢰성을 향상시키고 그에 따른 반도체소자의 고집적화를 가능하게 하는 기술이다. |
Author | KUEM, DONG RYEOL |
Author_xml | – fullname: KUEM, DONG RYEOL |
BookMark | eNrjYmDJy89L5WTw93UN8fB3UXDzDwJhX08_dwU3Tz9XBWd_vxBH5xAFfzeFYFdfTyDXJdQ5BKjKxTXM09lVITQYpNTTLzjUxzEExAwOcHR2DeJhYE1LzClO5YXS3AzKbq4hzh66qQX58anFBYnJqXmpJfHeQYYGBiYmJsaGRk5OhsbEqQIALPYxbA |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | 반도체소자의미세콘택형성방법 |
Edition | 7 |
ExternalDocumentID | KR100444312BB1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_KR100444312BB13 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 15:46:37 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English Korean |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_KR100444312BB13 |
Notes | Application Number: KR19970026851 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20041109&DB=EPODOC&CC=KR&NR=100444312B1 |
ParticipantIDs | epo_espacenet_KR100444312BB1 |
PublicationCentury | 2000 |
PublicationDate | 20041109 |
PublicationDateYYYYMMDD | 2004-11-09 |
PublicationDate_xml | – month: 11 year: 2004 text: 20041109 day: 09 |
PublicationDecade | 2000 |
PublicationYear | 2004 |
RelatedCompanies | HYNIX SEMICONDUCTOR INC |
RelatedCompanies_xml | – name: HYNIX SEMICONDUCTOR INC |
Score | 2.5739388 |
Snippet | PURPOSE: A method for forming a fine contact of a semiconductor device is provided to improve isolation property between adjacent conductive layers and to... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | METHOD FOR FORMING FINE CONTACT OF SEMICONDUCTOR DEVICE USING INSULATING SPACER |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20041109&DB=EPODOC&locale=&CC=KR&NR=100444312B1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3da8IwED9kG9veNrexDzcCG30rU9vG-lCGTVJ1ro3UKL5JP2EIKrNj__6SqnNPPgRCEo7k4HL5XXK_ALzUs9jCcTvT25GV6KbRtPQ4MXI9N-zcxAr-pCo04Ae4Nzbfp9a0AvNdLkzJE_pTkiNKi0qkvRflfr3aB7Fo-bZy_Rp_yqblmyccqu3QsakINDXqOmzIKScaIc4g1ILQ2RCjGY2mK6HSsTxHt5Q5sImr0lJW_32KdwEnQyluUVxCZb6swhnZfb1WhVN_e-Mtq1vjW18B95nocYokblPF7wdd5PUDhggPRIcIxD00UmrlAR0TIUdRNukThtTXGl0kYfr4oyNUdTTsEBZew7PHBOnpcmazPz3MBuF-FW7DuIGjxXKR3QKy7Ujlq-EUp6mJI2y3kjzHUZJIf5ymzfgOaock3R_ufoDzDbthQ6-3a3BUfH1nj9ITF_FTqcFf-RCFgA |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3da8IwED_EjW1vm9vYh9sCG30rU_sxfSjDpqnttInUKL5JP2EIKrNj__6SqnNPPgSOJBzJweXyS3K_ALw0stgw406mdiIjUXWtZahxouVqrrVz3ZTwJ5VHAwE1vbH-MTWmFZjvcmFKntCfkhxReFQi_L0o1-vV_hDLKd9Wrl_jT1G1fHe55Sg7dKxLAk3FsS0yZA7DCsZWP1RoaG2I0bRmyxZQ6Ujssd-kO5CJLdNSVv9jinsOx0OhblFcQGW-rMEp3n29VoOTYHvjLcSt860vgQWEe8xBArfJEvi0h1yfEoQZ5V3MEXPRSJqVUWeMuejlkImPCZJfa_SQgOnjQZdLcTTsYhJewbNLOPZUMbLZnx1m_XA_C7upXUN1sVxkN4Da7Ujmq5mpmaa6GYnJJXluRkki4nGatuJbqB_SdHe4-QlOPR4MZgOf9u_hbMN02FQbnTpUi6_v7EFE5SJ-LK35C2hNiHM |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=METHOD+FOR+FORMING+FINE+CONTACT+OF+SEMICONDUCTOR+DEVICE+USING+INSULATING+SPACER&rft.inventor=KUEM%2C+DONG+RYEOL&rft.date=2004-11-09&rft.externalDBID=B1&rft.externalDocID=KR100444312BB1 |