PHASE SYNCHRONIZING DEVICE

PURPOSE:To accurately detect a phase difference between an internal generating horizontal synchronizing signal and an input horizontal synchronizing signal in a digital value by equipping a register, which reads the contents of the time counter of a horizontal synchronizing signal as the phase diffe...

Full description

Saved in:
Bibliographic Details
Main Author NISHIGORI YOSHIHISA
Format Patent
LanguageEnglish
Published 06.07.1989
Subjects
Online AccessGet full text

Cover

Loading…
Abstract PURPOSE:To accurately detect a phase difference between an internal generating horizontal synchronizing signal and an input horizontal synchronizing signal in a digital value by equipping a register, which reads the contents of the time counter of a horizontal synchronizing signal as the phase difference between the horizontal synchronizing signal and the internal generating horizontal synchronizing signal, and a multiplying circuit to amplify the output of this register. CONSTITUTION:A register 7 expresses the phase difference between the horizontal synchronizing signal, which is an input signal, and the internal generating horizontal synchronizing signal. A value, which is inputted from a terminal 6, is subtracted from a phase difference signal in a subtracting circuit 8. The phase difference is amplified by a multiplying circuit 9 and converted to an analog signal by a DAC11. Then, a low area component is fetched by an LPE10 and the phase difference is returned to a VCO3. Thus, since the phase difference between the horizontal synchronizing signal, which is the input signal, and the internal generating horizontal synchronizing signal is detected in the digital value and returned to the VCO3, the VCO3 generates a clock to be synchronized to the horizontal synchronizing signal, which is the input signal. By the value to be inputted from the terminal 6, the phase of the internal generating horizontal synchronizing signal can be controlled.
AbstractList PURPOSE:To accurately detect a phase difference between an internal generating horizontal synchronizing signal and an input horizontal synchronizing signal in a digital value by equipping a register, which reads the contents of the time counter of a horizontal synchronizing signal as the phase difference between the horizontal synchronizing signal and the internal generating horizontal synchronizing signal, and a multiplying circuit to amplify the output of this register. CONSTITUTION:A register 7 expresses the phase difference between the horizontal synchronizing signal, which is an input signal, and the internal generating horizontal synchronizing signal. A value, which is inputted from a terminal 6, is subtracted from a phase difference signal in a subtracting circuit 8. The phase difference is amplified by a multiplying circuit 9 and converted to an analog signal by a DAC11. Then, a low area component is fetched by an LPE10 and the phase difference is returned to a VCO3. Thus, since the phase difference between the horizontal synchronizing signal, which is the input signal, and the internal generating horizontal synchronizing signal is detected in the digital value and returned to the VCO3, the VCO3 generates a clock to be synchronized to the horizontal synchronizing signal, which is the input signal. By the value to be inputted from the terminal 6, the phase of the internal generating horizontal synchronizing signal can be controlled.
Author NISHIGORI YOSHIHISA
Author_xml – fullname: NISHIGORI YOSHIHISA
BookMark eNrjYmDJy89L5WSQCvBwDHZVCI70c_YI8vfzjPL0c1dwcQ3zdHblYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxXgEeBoaG5obGZhaOxsSoAQATtyJN
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID JPH01171368A
GroupedDBID EVB
ID FETCH-epo_espacenet_JPH01171368A3
IEDL.DBID EVB
IngestDate Fri Jul 19 11:55:05 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_JPH01171368A3
Notes Application Number: JP19870330756
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19890706&DB=EPODOC&CC=JP&NR=H01171368A
ParticipantIDs epo_espacenet_JPH01171368A
PublicationCentury 1900
PublicationDate 19890706
PublicationDateYYYYMMDD 1989-07-06
PublicationDate_xml – month: 07
  year: 1989
  text: 19890706
  day: 06
PublicationDecade 1980
PublicationYear 1989
RelatedCompanies MATSUSHITA ELECTRIC IND CO LTD
RelatedCompanies_xml – name: MATSUSHITA ELECTRIC IND CO LTD
Score 2.39119
Snippet PURPOSE:To accurately detect a phase difference between an internal generating horizontal synchronizing signal and an input horizontal synchronizing signal in...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
PICTORIAL COMMUNICATION, e.g. TELEVISION
Title PHASE SYNCHRONIZING DEVICE
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19890706&DB=EPODOC&locale=&CC=JP&NR=H01171368A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMbIwTDNPNDHUTTZNM9M1SU020QXWO0m6BokGieapwBokLRG0UdjXz8wj1MQrwjSCiSELthcGfE5oOfhwRGCOSgbm9xJweV2AGMRyAa-tLNZPygQK5du7hdi6qKUkQpf_AFOwmZqLk61rgL-Lv7Oas7OtV4CaX5CtB-jsM0NjMwtHZgZWYDPaHLT8yzXMCbQrpQC5SnETZGALAJqWVyLEwJSaJ8zA6Qy7eU2YgcMXOuENZELzXrEIg1SAh2Owq0JwpJ-zR5C_n2eUp5-7gotrmKezqyiDoptriLOHLtCSeLiP4r0CEO4xFmNgAfb0UyUYFCyS0ozN00wtDVIsUkwM0owtUhMtEtPMDY1SDQ1TDS3TJBmkcJsjhU9SmoELsjgKtNZNhoGlpKg0VRZYm5YkyYGDAQD6BHYX
link.rule.ids 230,309,783,888,25578,76884
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1bT8IwFD5BNOKbokbnDROzt8WV3crDYqAbbsgugUnQl6WDNtEHJDLj37ebQ3zRt6ZNTi_p6dfLd74C3LQx4hbVkTIzuKnobKYrAncyRaUqtZhAEE6LQOEgNL1HfTA1pjV4XcfClDqhn6U4ovComfD3vFyvl5tLLKfkVq5usxeR9XbXT2xHntOK_iNmsCk7PduNIyciMiH2IJbDke0V2mdIM3F3C7bFFhsXOvvupFdEpSx_Q0p_H3ZiYW2RH0CNLZrQIOuf15qwG1QP3iJZ-d7qEKTY647d1vgpJN4oCv1nP7xvOe7EJ-4RXPfdhHiKqCT96VE6iDft0Y6hLk767ARaOOOaxY2OOsdzXeUaZhRTbqE2Q4ihDj8F6W870n-FV9DwkmCYDv3w4Qz2volSBe_tHOr5-we7EMiaZ5flkHwBqdJ5Bw
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=PHASE+SYNCHRONIZING+DEVICE&rft.inventor=NISHIGORI+YOSHIHISA&rft.date=1989-07-06&rft.externalDBID=A&rft.externalDocID=JPH01171368A