MEMORY DEVICE
To improve reliability of a memory device.SOLUTION: A memory device comprises: a plurality of insulator layers which are aligned to be spaced away from one another in a first direction; a plurality of conductor layers which are aligned to be spaced away from one another in the first direction via th...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English Japanese |
Published |
27.03.2024
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | To improve reliability of a memory device.SOLUTION: A memory device comprises: a plurality of insulator layers which are aligned to be spaced away from one another in a first direction; a plurality of conductor layers which are aligned to be spaced away from one another in the first direction via the plurality of insulator layers; and a memory pillar which extends in the first direction in a manner intersecting the plurality of conductor layers. The plurality of conductor layers include a first conductor layer which has a first portion and a second portion aligned in the first direction at a boundary with the memory pillar. With respect to the second portion, the first portion retreats in a second direction which intersects the first direction, and in which a memory pillar diameter increases. The plurality of insulator layers include: a first insulator layer which is provided on a surface of the first conductor layer on the first portion side; and a second insulator layer which is provided on a surface of the first conductor layer on the second portion side, and which is thinner than the first insulator layer in the first direction.SELECTED DRAWING: Figure 7
【課題】メモリデバイスの信頼性を向上させる。【解決手段】一実施形態のメモリデバイスは、第1方向に互いに離れて並ぶ複数の絶縁体層と、複数の絶縁体層を介して第1方向に互いに離れて並ぶ複数の導電体層と、複数の導電体層と交差するように第1方向に延びるメモリピラーと、を備える。複数の導電体層は、メモリピラーとの境界で第1方向に並ぶ第1部分及び第2部分を有する第1導電体層を含む。第1部分は、第2部分に対して、第1方向と交差しかつメモリピラーの径が増加する第2方向に後退する。複数の絶縁体層は、第1導電体層の第1部分側の面上に設けられる第1絶縁体層と、第1導電体層の第2部分側の面上に設けられ、第1方向に第1絶縁体層より薄い第2絶縁体層と、を含む。【選択図】図7 |
---|---|
AbstractList | To improve reliability of a memory device.SOLUTION: A memory device comprises: a plurality of insulator layers which are aligned to be spaced away from one another in a first direction; a plurality of conductor layers which are aligned to be spaced away from one another in the first direction via the plurality of insulator layers; and a memory pillar which extends in the first direction in a manner intersecting the plurality of conductor layers. The plurality of conductor layers include a first conductor layer which has a first portion and a second portion aligned in the first direction at a boundary with the memory pillar. With respect to the second portion, the first portion retreats in a second direction which intersects the first direction, and in which a memory pillar diameter increases. The plurality of insulator layers include: a first insulator layer which is provided on a surface of the first conductor layer on the first portion side; and a second insulator layer which is provided on a surface of the first conductor layer on the second portion side, and which is thinner than the first insulator layer in the first direction.SELECTED DRAWING: Figure 7
【課題】メモリデバイスの信頼性を向上させる。【解決手段】一実施形態のメモリデバイスは、第1方向に互いに離れて並ぶ複数の絶縁体層と、複数の絶縁体層を介して第1方向に互いに離れて並ぶ複数の導電体層と、複数の導電体層と交差するように第1方向に延びるメモリピラーと、を備える。複数の導電体層は、メモリピラーとの境界で第1方向に並ぶ第1部分及び第2部分を有する第1導電体層を含む。第1部分は、第2部分に対して、第1方向と交差しかつメモリピラーの径が増加する第2方向に後退する。複数の絶縁体層は、第1導電体層の第1部分側の面上に設けられる第1絶縁体層と、第1導電体層の第2部分側の面上に設けられ、第1方向に第1絶縁体層より薄い第2絶縁体層と、を含む。【選択図】図7 |
Author | MINEMURA YOICHI |
Author_xml | – fullname: MINEMURA YOICHI |
BookMark | eNrjYmDJy89L5WTg9XX19Q-KVHBxDfN0duVhYE1LzClO5YXS3AxKbq4hzh66qQX58anFBYnJqXmpJfFeAUYGRiYGJoamJoaOxkQpAgCcqx69 |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | メモリデバイス |
ExternalDocumentID | JP2024041541A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_JP2024041541A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 10:31:41 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English Japanese |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_JP2024041541A3 |
Notes | Application Number: JP20220146416 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240327&DB=EPODOC&CC=JP&NR=2024041541A |
ParticipantIDs | epo_espacenet_JP2024041541A |
PublicationCentury | 2000 |
PublicationDate | 20240327 |
PublicationDateYYYYMMDD | 2024-03-27 |
PublicationDate_xml | – month: 03 year: 2024 text: 20240327 day: 27 |
PublicationDecade | 2020 |
PublicationYear | 2024 |
RelatedCompanies | KIOXIA CORP |
RelatedCompanies_xml | – name: KIOXIA CORP |
Score | 3.6639698 |
Snippet | To improve reliability of a memory device.SOLUTION: A memory device comprises: a plurality of insulator layers which are aligned to be spaced away from one... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | MEMORY DEVICE |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240327&DB=EPODOC&locale=&CC=JP&NR=2024041541A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQAdYJwEopNVU3LckwRdfEMsVCN9HUPEnX1DQFmP9SEk3MDUAbnH39zDxCTbwiTCOYGLJhe2HA54SWgw9HBOaoZGB-LwGX1wWIQSwX8NrKYv2kTKBQvr1biK2LGrR3DDpczshczcXJ1jXA38XfWc3Z2dYrQM0vCCIHdJiJoSMzAyuwHW0Oyg6uYU6gbSkFyHWKmyADWwDQuLwSIQamrERhBk5n2NVrwgwcvtAZbyATmvmKRRh4fV19_YMiFVxcwzydXUUZlNxcQ5w9dIHmxsN9Ee8VgOQGYzEGFmD3PlWCQcHc3DDJJNXcLNEiGZiBkg0TLYwNk4wNU9OSEy3SgNWtJIM0HoOk8MpKM3CBeKA1U0bmMgwsJUWlqbLASrQkSQ7seQDUZnIK |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQAdYJwEopNVU3LckwRdfEMsVCN9HUPEnX1DQFmP9SEk3MDUAbnH39zDxCTbwiTCOYGLJhe2HA54SWgw9HBOaoZGB-LwGX1wWIQSwX8NrKYv2kTKBQvr1biK2LGrR3DDpczshczcXJ1jXA38XfWc3Z2dYrQM0vCCIHdJiJoSMzAyuwjW0Oyg6uYU6gbSkFyHWKmyADWwDQuLwSIQamrERhBk5n2NVrwgwcvtAZbyATmvmKRRh4fV19_YMiFVxcwzydXUUZlNxcQ5w9dIHmxsN9Ee8VgOQGYzEGFmD3PlWCQcHc3DDJJNXcLNEiGZiBkg0TLYwNk4wNU9OSEy3SgNWtJIM0HoOk8MrKM3B6hPj6xPt4-nlLM3CBZEDrp4zMZRhYSopKU2WBFWpJkhw4IABXe3T9 |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=MEMORY+DEVICE&rft.inventor=MINEMURA+YOICHI&rft.date=2024-03-27&rft.externalDBID=A&rft.externalDocID=JP2024041541A |