SiC SEMICONDUCTOR DEVICE

To provide an SiC semiconductor device capable of suppressing wet spreading of a conductive joining material in an SiC semiconductor layer including a side surface having a rough surface region.SOLUTION: An SiC semiconductor device 1 includes: an SiC semiconductor layer 2 (SiC chip) having a stacked...

Full description

Saved in:
Bibliographic Details
Main Authors UENO MAYA, NAKANO YUUKI, KUTSUMA YASUNORI, HARUYAMA SAWA, NAKAZAWA SEIYA, KAWAKAMI YASUHIRO
Format Patent
LanguageEnglish
Japanese
Published 01.02.2024
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:To provide an SiC semiconductor device capable of suppressing wet spreading of a conductive joining material in an SiC semiconductor layer including a side surface having a rough surface region.SOLUTION: An SiC semiconductor device 1 includes: an SiC semiconductor layer 2 (SiC chip) having a stacked structure including an SiC semiconductor substrate 6 (SiC substrate) and an SiC epitaxial layer 7, and including a first main surface 3 at the SiC epitaxial layer 7 side, a second main surface 4 of the SiC semiconductor substrate 6, and side surfaces 5A to 5D; rough surface regions 20A to 20D formed in a portion composed of the SiC semiconductor substrate 6 among the side surfaces 5A to 5D; and smooth surface regions 21A to 21D formed in a portion composed of the SiC epitaxial layer 7 among the side surfaces 5A to 5D.SELECTED DRAWING: Figure 3 【課題】粗面領域を有する側面を含むSiC半導体層において、導電接合材の濡れ拡がりを抑制できるSiC半導体装置を提供する。【解決手段】SiC半導体装置1は、SiC半導体基板6(SiC基板)およびSiCエピタキシャル層7を含む積層構造を有し、SiCエピタキシャル層7側の第1主面3、SiC半導体基板6の第2主面4および側面5A~5Dを含むSiC半導体層2(SiCチップ)と、側面5A~5DのうちSiC半導体基板6からなる部分に形成された粗面領域20A~20Dと、側面5A~5DのうちSiCエピタキシャル層7からなる部分に形成された滑面領域21A~21Dと、を含む。【選択図】図3
Bibliography:Application Number: JP20230207826