CIRCUIT DEVICE AND OSCILLATOR
To provide a circuit device, etc., that can reduce noise in a clock signal caused by fluctuations in a reference voltage.SOLUTION: A circuit device 20 includes a slope signal generation circuit 22 for generating a slope signal SLP based on a feedback clock signal FBCK, a first phase comparison circu...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English Japanese |
Published |
13.10.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | To provide a circuit device, etc., that can reduce noise in a clock signal caused by fluctuations in a reference voltage.SOLUTION: A circuit device 20 includes a slope signal generation circuit 22 for generating a slope signal SLP based on a feedback clock signal FBCK, a first phase comparison circuit 30 including a sampling circuit 32 for sampling the slope signal SLP based on a reference clock signal RFCK, a pulsar circuit 24, a first charge pump circuit 40 for outputting the current corresponding to a sampling voltage VSA during an active period of a pulse signal PLS, and a clock signal generation circuit 70 for generating a clock signal CK having a frequency to be controlled based on the output of the first charge pump circuit 40. The first charge pump circuit 40 has a filter circuit 46 for performing filter processing on the reference voltage VR, and outputs the current corresponding to the difference between the sampling voltage VSA and the filtered reference voltage VRF during the active period of the pulse signal PLS.SELECTED DRAWING: Figure 1
【課題】基準電圧の変動に起因するクロック信号のノイズを低減できる回路装置等の提供。【解決手段】回路装置20は、フィードバッククロック信号FBCKに基づきスロープ信号SLPを生成するスロープ信号生成回路22と、基準クロック信号RFCKに基づきスロープ信号SLPをサンプリングするサンプリング回路32を有する第1位相比較回路30と、パルサー回路24と、パルス信号PLSのアクティブ期間においてサンプリング電圧VSAに応じた電流を出力する第1チャージポンプ回路40と、第1チャージポンプ回路40の出力に基づき制御される周波数のクロック信号CKを生成するクロック信号生成回路70を含む。第1チャージポンプ回路40は基準電圧VRをフィルター処理するフィルター回路46を有し、パルス信号PLSのアクティブ期間においてサンプリング電圧VSAとフィルター処理後の基準電圧VRFとの差に応じた電流を出力する。【選択図】図1 |
---|---|
AbstractList | To provide a circuit device, etc., that can reduce noise in a clock signal caused by fluctuations in a reference voltage.SOLUTION: A circuit device 20 includes a slope signal generation circuit 22 for generating a slope signal SLP based on a feedback clock signal FBCK, a first phase comparison circuit 30 including a sampling circuit 32 for sampling the slope signal SLP based on a reference clock signal RFCK, a pulsar circuit 24, a first charge pump circuit 40 for outputting the current corresponding to a sampling voltage VSA during an active period of a pulse signal PLS, and a clock signal generation circuit 70 for generating a clock signal CK having a frequency to be controlled based on the output of the first charge pump circuit 40. The first charge pump circuit 40 has a filter circuit 46 for performing filter processing on the reference voltage VR, and outputs the current corresponding to the difference between the sampling voltage VSA and the filtered reference voltage VRF during the active period of the pulse signal PLS.SELECTED DRAWING: Figure 1
【課題】基準電圧の変動に起因するクロック信号のノイズを低減できる回路装置等の提供。【解決手段】回路装置20は、フィードバッククロック信号FBCKに基づきスロープ信号SLPを生成するスロープ信号生成回路22と、基準クロック信号RFCKに基づきスロープ信号SLPをサンプリングするサンプリング回路32を有する第1位相比較回路30と、パルサー回路24と、パルス信号PLSのアクティブ期間においてサンプリング電圧VSAに応じた電流を出力する第1チャージポンプ回路40と、第1チャージポンプ回路40の出力に基づき制御される周波数のクロック信号CKを生成するクロック信号生成回路70を含む。第1チャージポンプ回路40は基準電圧VRをフィルター処理するフィルター回路46を有し、パルス信号PLSのアクティブ期間においてサンプリング電圧VSAとフィルター処理後の基準電圧VRFとの差に応じた電流を出力する。【選択図】図1 |
Author | TSUTSUMI AKIO SATO HIDEKI ITO HISAHIRO |
Author_xml | – fullname: TSUTSUMI AKIO – fullname: ITO HISAHIRO – fullname: SATO HIDEKI |
BookMark | eNrjYmDJy89L5WSQdfYMcg71DFFwcQ3zdHZVcPRzUfAPdvb08XEM8Q_iYWBNS8wpTuWF0twMSm6uIc4euqkF-fGpxQWJyal5qSXxXgFGBkbGhibmZgaGjsZEKQIAn9YjHA |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | 回路装置及び発振器 |
ExternalDocumentID | JP2023147601A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_JP2023147601A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 12:46:52 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English Japanese |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_JP2023147601A3 |
Notes | Application Number: JP20220055190 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231013&DB=EPODOC&CC=JP&NR=2023147601A |
ParticipantIDs | epo_espacenet_JP2023147601A |
PublicationCentury | 2000 |
PublicationDate | 20231013 |
PublicationDateYYYYMMDD | 2023-10-13 |
PublicationDate_xml | – month: 10 year: 2023 text: 20231013 day: 13 |
PublicationDecade | 2020 |
PublicationYear | 2023 |
RelatedCompanies | SEIKO EPSON CORP |
RelatedCompanies_xml | – name: SEIKO EPSON CORP |
Score | 3.6306913 |
Snippet | To provide a circuit device, etc., that can reduce noise in a clock signal caused by fluctuations in a reference voltage.SOLUTION: A circuit device 20 includes... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES BASIC ELECTRONIC CIRCUITRY ELECTRICITY |
Title | CIRCUIT DEVICE AND OSCILLATOR |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231013&DB=EPODOC&locale=&CC=JP&NR=2023147601A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1JS8NAFH7UKupNq6LWShDJrdiQ_RAknUloAk1CTEtvZbJBFbTYiH_fN2OqPfU2C8zGfG-ZeQvAY10YyDdKGyFem0OtHBU8zYuGd9lkFcr3zBLpgKaRMZlp4UJfdOBt6wsj4oR-i-CIiKgC8d4Ier3-f8SiwrZy85SvsOnj2c8cKrfaMRdWFFWmY8dLYhoTmRAnTOQo_e3TuAGIewCHKEebHA7efMzdUta7PMU_g6MEh3tvzqHzynpwQrap13pwPG1_vLHYgm9zAQMSpGQWZBL15gHxJDeiUvxCUB13szi9hAffy8hkiPMs_3a1DJOdNalX0EV1v7oGqa4MpukMaaihapat56PStmxWqAVD0cxQbqC_Z6Dbvb19OOU1TnsV9Q66zedXNUCm2uT34jB-ALgTdhw |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5qFetNq6LWahDJrdiQ9yFIuklIYvOgpqW3sHmBClpsxL_vbEy1p96WHZh9sN88dmd2AO6rXEG9UegI8UodScU4Z2VeJDzLKi3RvqdaUw4oCBV3LvlLedmBt00uTPNP6HfzOSIiKke81428Xv1fYllNbOX6IXvBro9HJzEsvvWOmbEiiLw1Mew4siLCE2L4MR_OfmkSCwAx92AfbWyVwcFeTFhaympbpzjHcBAju_f6BDqvtA89sim91ofDoH3xxmYLvvUpDIk3I3Mv4Sx74RGbM0OLi54JuuNmEs3O4M6xE-KOcJz0b1WpH2_NSTyHLrr75QVwValQSaYoQxVR0nQ5Gxe6ptNczCmaZopwCYMdjK52Um-h5ybBNJ164dMAjhiFyWFBvIZu_flVDlHB1tlNszE_bPB5Dw |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=CIRCUIT+DEVICE+AND+OSCILLATOR&rft.inventor=TSUTSUMI+AKIO&rft.inventor=ITO+HISAHIRO&rft.inventor=SATO+HIDEKI&rft.date=2023-10-13&rft.externalDBID=A&rft.externalDocID=JP2023147601A |